

#### **Product Specification**



- 650 V Enhancement mode power transistor
- Bottom-side cooled configuration
- RDS(on) = 100 m $\Omega$
- IDS(max) = 15 A
- Ultra-low FOM Island Technology® die
- Low inductance GaNPX® package
- Simple gate drive requirements (0 V to 6 V)
- Transient tolerant gate drive (-20V/+10V)
- Very high switching frequency (> 100 MHz)
- Fast and controllable fall and rise times
- Reverse current capability
- Zero reverse recovery loss
- Small 5.0 x 6.6 mm<sup>2</sup> PCB footprint
- RoHS 6 compliant



#### **Package Outline**

#### **Circuit Symbol**



### **Applications**

- High efficiency powerconversion
- High density power conversion
- ac-dc Converters
- Bridgeless Totem Pole PFC
- ZVS Phase Shifted Full Bridge
- Half Bridge topologies
- Synchronous Buck or Boost
- Uninterruptable Power Supplies
- Industrial Motor Drives
- Solar and Wind Power
- Fast Battery Charging
- dc-dc converters
- On Board Battery Chargers

### **Description**

The TDG650E15BEP is an enhancement mode GaN-on-silicon power transistor. The properties of GaN allow for high current, high voltage breakdown and high switching frequency. Teledyne e2v implements patented Island Technology® cell layout for high-current die performance & yield. GaNPX® packaging enables low inductance & low thermal resistance in a small package. The TDG650E15BEP is a bottom-side cooled transistor that offers very low junction-to-case thermal resistance for demanding high-power applications. These features combine to provide very high efficiency power switching.

### **Product Specification**

### Table 1 Absolute Maximum Ratings (Tcase = 25 °C except as noted)

| Parameter                                                      | Symbol                      | Value       | Unit |
|----------------------------------------------------------------|-----------------------------|-------------|------|
| Operating Junction Temperature                                 | Tı                          | -55 to +150 | °C   |
| Storage Temperature Range                                      | Ts                          | -55 to +150 | °C   |
| Drain-to-Source Voltage                                        | $V_{DS}$                    | 650         | V    |
| Drain-to-Source Voltage - transient (note 1)                   | V <sub>DS</sub> (transient) | 750         | V    |
| Gate-to-Source Voltage                                         | $V_{GS}$                    | -10 to +7   | V    |
| Gate-to-Source Voltage - transient (note 1)                    | V <sub>GS</sub> (transient) | -20 to +10  | V    |
| Step Stress Gate-to-Source Voltage (Tj=175°C,12h) <sup>4</sup> | STSV <sub>gs</sub>          | 8           | ٧    |
| Continuous Drain Current (T <sub>case</sub> = 25 °C) (note 2)  | I <sub>DS</sub>             | 15          | А    |
| Continuous Drain Current (T <sub>case</sub> = 100 °C) (note 2) | I <sub>DS</sub>             | 12.5        | А    |
| Pulse Drain Current (Pulse width 50 μs, VGS = 6 V) (Note 2)    | I <sub>DS</sub> Pulse       | 30          | А    |

<sup>(1)</sup> Pulse  $\leq 1 \mu s$ 

### Table 2 Thermal Characteristics (Typical values unless otherwise noted.)

| Parameter                                         | Symbol            | Value | Units |
|---------------------------------------------------|-------------------|-------|-------|
| Thermal Resistance (junction-to-case)             | Rojc              | 1.0   | °C /W |
| Thermal Resistance (junction-to-ambient) (note 5) | R <sub>ΘJA</sub>  | 28    | °C /W |
| Maximum Soldering Temperature (MSL3 rated)        | T <sub>SOLD</sub> | 260   | °C    |

<sup>(5)</sup> Device mounted on 1.6 mm thickness FR4,4-layer PCB with 2 oz. copper on each layer. The recommendation for thermal via under the thermal pad is 0.3 mm diameter (12 mil) with 0.635 mm pitch (25 mil). The copper layers under the thermal pad and drain pad are 25 x 25 mm<sup>2</sup> each. The PCB is mounted in horizontal position without air stream cooling.

### **Table 3 Ordering Information**

| Ordering code | Package type                       | Packing<br>method | Qty | Part Marking | Origin | ECCN  |
|---------------|------------------------------------|-------------------|-----|--------------|--------|-------|
| TDG650E15BEP  | GaN <i>PX</i> ® Bottom-Side Cooled | Mini-Reel         | 250 | TDG615BE     | US     | EAR99 |
| TDG650E15BEPF | GaN <i>PX</i> ® Bottom-Side Cooled | Mini-Reel         | 250 | TDG615BF     | EU     | EU    |

<sup>(2)</sup> Limited by saturation

<sup>(3)</sup> Defined by product design and characterization. Value is not tested to full current in production.

<sup>(4)</sup> Please contact Teledyne for additional Information regarding Step Stress



# **Product Specification**

#### **Table 4 Electrical Characteristics**

Doc: TDG650E15BEP 10\_2020 Rev 1.0a

Typical values at TJ = 25 °C, VGS = 6 V. Unless otherwise noted, Min/Max values are specified over the full temperature range from TJ = -55 °C to TJ = 150 °C based on Teledyne Dynamic Burn-In after 15 k cycles.

| Parameters                                               | Sym.                 | Min. | Тур. | Max. | Units | Conditions                                                            |
|----------------------------------------------------------|----------------------|------|------|------|-------|-----------------------------------------------------------------------|
| Drain-to-Source Blocking Voltage                         | $BV_DS$              | 650  |      |      | V     | V <sub>GS</sub> = 0V, I <sub>DSS</sub> =25μA                          |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub>  |      | 100  | 130  | mΩ    | V <sub>GS</sub> =6V,TJ=25°C, I <sub>DS</sub> =4.5A                    |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub>  |      |      | 180  | mΩ    | Based on Life Testing at<br>Max Conditions,<br>Reading @ Tj=25°C      |
| Drain-to-Source On Resistance                            | $R_{DS(on)}$         |      | 258  |      | mΩ    | V <sub>GS</sub> =6V TJ=150°C, I <sub>DS</sub> =4.5A                   |
| Dynamic Drain-to-Source On Resistance<br>Shift           | DR <sub>DS(ON)</sub> |      | 15   | 30   | %     | V <sub>GS</sub> =6V<br>I <sub>DS</sub> =4.5A                          |
| Gate-to-Source Threshold                                 | V <sub>GS(th)</sub>  | 1.1  | 1.7  | 2.6  | V     | V <sub>DS</sub> =V <sub>GS</sub><br>I <sub>DS</sub> =3.5 mA           |
| Gate-to-Source Current                                   | l <sub>GS</sub>      |      | 80   |      | μΑ    | V <sub>GS</sub> =6V,V <sub>DS</sub> =0V                               |
| Gate Plateau Voltage                                     | $V_{plat}$           |      | 3    |      | V     | V <sub>DS</sub> =400V, I <sub>DS</sub> =15A                           |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>     |      | 1    | 25   | μΑ    | V <sub>DS</sub> =650V, V <sub>GS</sub> = 0V<br>T <sub>J</sub> = 25 °C |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>     |      | 200  |      | μΑ    | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V<br>T <sub>J</sub> = 150 °C |
| Internal Gate Resistance                                 | R <sub>G</sub>       |      | 1.4  |      | Ω     | f=1 MHz,open drain                                                    |
| Input Capacitance                                        | C <sub>ISS</sub>     |      | 120  |      | pF    |                                                                       |
| Output Capacitance                                       | Coss                 |      | 31   |      | pF    | V <sub>DS</sub> =400V, V <sub>GS</sub> =0V<br>f=1 MHz                 |
| Reverse Transfer Capacitance                             | C <sub>RSS</sub>     |      | 1.1  |      | pF    |                                                                       |
| Effective Output Capacitance, Energy<br>Related (Note 6) | Co(er)               |      | 47   |      | pF    | V <sub>GS</sub> =0V                                                   |
| Effective Output Capacitance, Time<br>Related (Note 7)   | Co(TR)               |      | 75   |      | pF    | V <sub>DS</sub> =0 to 400V                                            |
| Total Gate Charge                                        | $Q_{G}$              |      | 3.3  |      | nC    |                                                                       |
| Gate-to-Source Charge                                    | $Q_{GS}$             |      | 0.9  |      | nC    | V <sub>GS</sub> =0 to 6V<br>V <sub>DS</sub> =400V                     |
| Gate-to-Drain Charge                                     | $Q_{GD}$             |      | 1.4  |      | nC    |                                                                       |
| Output Charge                                            | Qoss                 |      | 30   |      | nC    | V <sub>GS</sub> =0V<br>V <sub>DS</sub> =400V                          |
| Reverse Recovery Charge                                  | $Q_{RR}$             |      | 0    |      | nC    |                                                                       |



Doc: TDG650E15BEP 10\_2020 Rev 1.0a

# TDG650E15BEP Bottom-side cooled 650 V E-mode GaN FET

**Product Specification** 

# **Table 4 Electrical Characteristics (continued)**

| Parameters                       | Sym.             | Min. | Тур. | Max. | Units | Conditions                                                               |
|----------------------------------|------------------|------|------|------|-------|--------------------------------------------------------------------------|
| Output Capacitance Stored Energy | E <sub>OSS</sub> |      | 3.8  |      | ш     | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0<br>V <sub>f</sub> = 100 kHz |

<sup>(6)</sup>  $C_{O(ER)}$  is the fixed capacitance that would give the same stored energy as  $C_{OSS}$  while VDS is rising from 0 V to the stated  $V_{DS}$ .

<sup>(7)</sup>  $C_{O(TR)}$  is the fixed capacitance that would give the same charging time as  $C_{OSS}$  while VDS is rising from 0 V to the stated  $V_{DS}$ .

# **Product Specification**

### **Electrical Performance Graphs**









**Product Specification** 

### **Electrical Performance Graphs (continued)**









**Product Specification** 

### **Electrical Performance Graphs (continued)**









**Product Specification** 

#### **Thermal Performance Graphs**











# TDG650E15BEP Bottom-side cooled 650 V E-mode GaN FET Product Specification

#### **Application Information**

#### **Gate Drive**

The recommended gate drive voltage is 0 V to + 6 V for optimal  $R_{DS(on)}$  performance and long life. The absolute maximum gate to source voltage rating is specified to be +7.0 V maximum DC. The gate drive can survive transients up to +10 V and -20 V for pulses up to 1  $\mu$ s. These specifications allow designers to easily use 6.0 V or even 6.5 V gate drive settings. At 6 V gate drive voltage the enhancement mode high electron mobility transistor (E-HEMT) is fully enhanced and reaches its optimal efficiency point. A 5 V gate drive can be used but may result in lower operating efficiency. Inherently, GaN Systems E-HEMT does not require negative gate bias to turn off. Negative gate bias ensures safe operation against the voltage spike on the gate; however it increases the reverse conduction loss. For more details, please refer to the gate driver application note GN001, Application Guide – Design with GaN Enhancement Mode HEMT" www.gansystems.com

Similar to silicon MOSFET, an external gate resistor can be used to control the switching speed and slew rate. Adjusting the resistor to achieve the desired slew rate may be needed. Lower turn-off gate resistance, R<sub>G(OFF)</sub> is recommended for better immunity to cross conduction. Please see the gate driver application note (GN001) for more details.

A standard MOSFET driver can be used as long as it supports 6 V for gate drive and the UVLO is suitable for 6 V operation. Gate drivers with low impedance and high peak current are recommended for fast switching speed. GaN Systems E-HEMTs have significantly lower Q<sub>G</sub> when compared to equally sized R<sub>DS(on)</sub> MOSFETs, so high speed can be reached with smaller and lower cost gate drivers.

Some non-isolated half bridge MOSFET drivers are not compatible with 6 V gate drive due to their high under-voltage lockout threshold. Also, a simple bootstrap method for high side gate drive may not be able to provide tight enough tolerance on the gate voltage. Therefore, special care should be taken when you select and use half bridge drivers. Please see the gate driver application note, (GN001), for more details.

#### **Parallel Operation**

Doc: TDG650E15BEP 10 2020 Rev 1.0a

Design wide tracks or polygons on the PCB to distribute the gate drive signals to multiple devices. Keep the drive loop length to each device as short and equal length as possible.

GaN enhancement mode HEMTs have a positive temperature coefficient on-state resistance which helps to balance the current. However, special care should be taken in the driver circuit and PCB layout since the device switches at very high speed. It is recommended to have a symmetric PCB layout and equal gate drive loop length (star connection if possible) on all parallel devices to ensure balanced dynamic current sharing. Adding a small gate resistor (1-2  $\Omega$ ) on each gate is strongly recommended to minimize the gate's parasitic oscillation.

# TDG650E15BEP Bottom-side cooled 650 V E-mode GaN FET **Product Specification**

#### **Source Sensing**

Although the TDG650E15BEP does not have a dedicated source sense pin, the GaNPX® packaging utilizes no wire bonds so the source connection is already very low inductance. By simply using a dedicated "source sense" connection with a PCB trace from the gate driver output ground to the Source pad in a kelvin configuration with respect to the gate drive signal, the function can easily be implemented. It is recommended to implement a "source sense" connection to improve drive performance

#### **Thermal**

The substrate is internally connected to the source/thermal pad on the bottom-side of the TDG650E15BEP. The transistor is designed to be cooled using the printed circuit board. The Drain pad is not as thermally conductive as the thermal pad. However, adding more copper under the Drain pad will improve thermal performance by reducing the package temperature.

#### **Thermal Modeling**

RC thermal models are available for customers that wish to perform detailed thermal simulation using SPICE. The thermal models are created using the Cauer model, an RC network model that reflects the real physical property and packaging structure of our devices. This approach allows our customers to extend the thermal model to their system by adding extra  $R_{\theta}$  and  $C_{\theta}$  to simulate the Thermal Interface Material (TIM) or Heatsink.

#### TDG650E15BEP RC thermal model:



#### RC breakdown of Rojc

| R <sub>θ</sub> (°C/W)  | C <sub>θ</sub> (W·s/°C)    |
|------------------------|----------------------------|
| $R_{\Theta 1} = 0.03$  | C <sub>01</sub> = 4.0E-05  |
| $R_{\Theta 2} = 0.46$  | C <sub>θ2</sub> = 3.7E-04  |
| R <sub>03</sub> = 0.48 | C <sub>θ3</sub> = 3.25E-03 |
| R <sub>04</sub> = 0.03 | C <sub>04</sub> = 1E-03    |

Doc: TDG650E15BEP 10 2020 Rev 1.0a

For more detail, please refer to Application Note GN007 "Modeling Thermal Behavior of GaN Systems' GaNPX™ Using RC Thermal SPICE Models" available at www.gansystems.com



#### **Product Specification**

#### **Reverse Conduction**

GaN Systems enhancement mode HEMTs do not have an intrinsic body diode and there is zero reverse recovery charge. The devices are naturally capable of reverse conduction and exhibit different characteristics depending on the gate voltage. Anti-parallel diodes are not required for GaN Systems transistors as is the case for IGBTs to achieve reverse conduction performance.

On-state condition (VGS = +6 V): The reverse conduction characteristics of a GaN Systems enhancement mode HEMT in the on-state is similar to that of a silicon MOSFET, with the I-V curve symmetrical about the origin and exhibits a channel resistance, RDS(on), similar to forward conduction operation. Off-state condition (VGS  $\le$  0 V): The reverse characteristics in the off-state are different from silicon MOSFETs as the GaN device has no body diode. In the reverse direction, the device starts to conduct when the gate voltage, with respect to the drain, VGD, exceeds the gate threshold voltage. At this point the device exhibits a channel resistance. This condition can be modeled as a "body diode" with slightly higher VF and no reverse recovery charge.

If negative gate voltage is used in the off-state, the source-drain voltage must be higher than VGS(th)+VGS(off) in order to turn the device on. Therefore, a negative gate voltage will add to the reverse voltage drop "VF" and hence increase the reverse conduction loss.

#### **Blocking Voltage**

The blocking voltage rating, BVDS, is defined by the drain leakage current. The hard (unrecoverable) breakdown voltage is approximately 30 % higher than the rated BVDS. As a general practice, the maximum drain voltage should be de-rated in a similar manner as IGBTs or silicon MOSFETs. All GaN E- HEMTs do not avalanche and thus do not have an avalanche breakdown rating. The maximum drain-to-source rating is 650 V and doesn't change with negative gate voltage. A transient drain-to-source voltage of 750 V for 1  $\mu$ s is acceptable.

#### **Packaging and Soldering**

The package material is high temperature epoxy-based PCB material which is similar to FR4 but has a higher temperature rating, thus allowing the TDG650E60 device to be specified to 150  $^{\circ}$ C. The device can handle at least 3 reflow cycles.

It is recommended to use the reflow profile in IPC/JEDEC J-STD-020 REV D.1

(March 2008) The basic temperature profiles for Pb-free (Sn-Ag-Cu) assembly are:

- Preheat/Soak: 60 120 seconds. Tmin = 150 °C, Tmax = 200 °C.
- Reflow: Ramp up rate 3 °C/sec, max. Peak temperature is 260 °C and time within 5 °C of peak temperature is 30 seconds.
- Cool down: Ramp down rate 6 °C/sec max.

Doc: TDG650E15BEP 10 2020 Rev 1.0a

Using "Non-Clean" soldering paste and operating at high temperatures may cause a reactivation of the "Non-Clean" flux residues. In extreme conditions, unwanted conduction paths may be created. Therefore, when the product operates at greater than 100 °C it is recommended to also clean the "Non-Clean" paste residues. For more details, please refer to the soldering application note "GN011-Soldering-Recommendations- for-GaNPX®-Packaged-Devices" at <a href="https://www.gansystems.com">www.gansystems.com</a>.

**Product Specification** 

### Recommended PCB Footprint for TDG650E15BEP



#### Pad sizes

|   | m         | m          | Inc       | ches       |
|---|-----------|------------|-----------|------------|
|   | X (width) | Y (height) | X (width) | Y (height) |
| A | 3.76      | 0.60       | 0.148     | 0.024      |
| В | 0.60      | 1.00       | 0.024     | 0.039      |
| С | 3.76      | 3.07       | 0.148     | 0.121      |

#### **Dimensions**

|   | mm   | Inches |                  |
|---|------|--------|------------------|
| d | 2.91 | 0.115  | PCB pad opening: |
| е | 0.55 | 0.022  |                  |
| f | 1.67 | 0.066  | Package outline  |
| g | 2.13 | 0.084  |                  |
| h | 1.81 | 0.071  |                  |

### **Recommended Solder Stencil for Bottom-side Cooled PCB Footprint**



#### **Dimension of the Stencil Aperture**



Thickness of stencil: 100 μm
Solder paste coverage: 70%

**Product Specification** 

#### **Package Dimensions**



Note: Inch measurements are approximate values

#### **GaNPX® Part Marking**



# **Product Specification**

# TDG650E15BEGaNPX® Tape and Reel Information



#### Dimensions (mm)

| 13" reel (330 mm) |        |               | 7" mini-re | eel (180 mm)  |
|-------------------|--------|---------------|------------|---------------|
| N                 | ominal | Tolerance     | Nominal    | Tolerance     |
| Di                | 330.0  | +/- 1.5       | 180.0      | +1.5 / - 2.0  |
| Wo                | 22.4   | MAX           | 22.4       | MAX           |
| Wi                | 16.4   | + 2.0 / - 0.0 | 16.4       | + 2.0 / - 0.1 |
| Hu                | 100.0  | +/- 1.5       | 60.0       | + 2.0 / - 0.0 |
| Hh                | 17.2   | +/- 0.2       | 17.0       | +/- 0.8       |
| Sw                | 2.2    | +/- 0.2       | 2.0        | +/- 0.5       |
| Hd                | 13.0   | + 0.5 / - 0.2 | 13.1       | +/- 0.3       |



Note: Wo and Wi measured at hub



#### Dimensions (mm)

| Iominal | Tolerance                                                             |
|---------|-----------------------------------------------------------------------|
| 8.00    | +/- 0.1                                                               |
| 16.00   | + 0.3 / - 0.1                                                         |
| 0.70    | +/- 0.1                                                               |
| 5.70    | +/- 0.1                                                               |
| 7.10    | +/- 0.1                                                               |
| 4.00    | +/- 0.02                                                              |
| 1.50    | + 0.1 / - 0.0                                                         |
| 1.75    | +/- 0.1                                                               |
| 7.50    | +/- 0.1                                                               |
| 2.00    | +/- 0.1                                                               |
|         | 8.00<br>16.00<br>0.70<br>5.70<br>7.10<br>4.00<br>1.50<br>1.75<br>7.50 |

**Product Specification** 

#### **Tape and Reel Box Dimensions**



Outside dimensions (mm)

|   | 7" mini-reel | 13" tape-reel |
|---|--------------|---------------|
| W | 197          | 342           |
| L | 204          | 355           |
| Н | 32           | 53            |

### **Document Categories:**

#### **Advance Information**

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Teledyne e2v HiRel Electronics reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### **Product Specification**

The data sheet contains final data. In the event Teledyne e2v HiRel Electronics decides to change the specifications, Teledyne e2v HiRel Electronics will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

#### **Sales Contact**

For additional information, Email us at: tdemarketing@teledyne.com ~ www.tdehirel.com

#### **Disclaimers**

The information in this document is believed to be reliable. However, Teledyne e2v HiRel Electronics assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. Teledyne e2v's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Teledyne e2v product could create a situation in which personal injury or death might occur. Teledyne e2v assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

# **Copyright and Trademark**

Trademarks are the property of their respective owners.

©2020, Teledyne e2v HiRel Electronics. All rights reserved.