

August 1998

# 54ACTQ543 Quiet Series Octal Registered Transceiver with TRI-STATE® Outputs

# **General Description**

The ACTQ543 is a non-inverting octal transceiver containing two sets of D-type registers for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent input and output control in either direction of data flow.

The ACTQ utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series  $^{\text{TM}}$  features GTO $^{\text{TM}}$  output control and undershoot corrector in addition to a split ground bus for superior performance.

# **Features**

- Guaranteed simultaneous switching noise level and dynamic threshold performance
- 8-bit octal latched transceiver
- Separate controls for data flow in each direction
- Back-to-back registers for storage
- Outputs source/sink 24 mA
- 4 kV minimum ESD immunity

# Ordering Code

| Military      | Package<br>Number | Package Description                              |
|---------------|-------------------|--------------------------------------------------|
| 54ACTQ543DMQB | J24A              | 24-Lead Ceramic Dual-In-Line                     |
| 54ACTQ543FMQB | W24C              | 24-Lead Cerpack                                  |
| 54ACTQ543LMQB | E28A              | 24-Lead Ceramic Leadless<br>Chip Carrier, Type C |

# **Logic Symbols**





GTO™ is a trademark of National Semiconductor Corporation.

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

FACT® is a registered trademark of Fairchild Semiconductor Corporation.

FACT Quiet Series™ is a trademark of Fairchild Semiconductor Corporation.

# **Connection Diagrams**

### Pin Assignment for DIP and Flatpak



# Pin Assignment for LCC



| Pin Names                      | Description                             |
|--------------------------------|-----------------------------------------|
| OEAB                           | A-to-B Output Enable Input (Active LOW) |
| OEBA                           | B-to-A Output Enable Input (Active LOW) |
| CEAB                           | A-to-B Enable Input (Active LOW)        |
| CEBA                           | B-to-A Enable Input (Active LOW)        |
| LEAB                           | A-to-B Latch Enable Input (Active LOW)  |
| LEBA                           | B-to-A Latch Enable Input (Active LOW)  |
| A <sub>0</sub> -A <sub>7</sub> | A-to-B Data Inputs or                   |
|                                | B-to-A TRI-STATE Outputs                |
| B <sub>0</sub> -B <sub>7</sub> | B-to-A Data Inputs or                   |
|                                | A-to-B TRI-STATE Outputs                |

# **Functional Description**

The ACTQ543 contains two sets of eight D-type latches, with separate input and output controls for each set. For data flow from A to B, for example, the A-to-B Enable  $(\overline{\text{CEAB}})$  input must be LOW in order to enter data from  $A_0-A_7$  or take data from  $B_0-B_7$ , as indicated in the Data I/O Control Table. With  $\overline{\text{CEAB}}$  LOW, a LOW signal on the A-to-B Latch Enable ( $\overline{\text{LEAB}}$ ) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the  $\overline{\text{LEAB}}$  signal puts the A latches in the storage mode and their outputs no longer change with the A inputs. With  $\overline{\text{CEAB}}$  and  $\overline{\text{OEAB}}$  both LOW, the TRI-STATE B output buffers are active and reflect the data present at the output of the A latches. Control of data flow from B to A is similar, but using the  $\overline{\text{CEBA}}$ ,  $\overline{\text{LEBA}}$  and  $\overline{\text{OEBA}}$  inputs.

# Data I/O Control Table

| Inputs |      | Latch Status | Output Buffers |         |
|--------|------|--------------|----------------|---------|
| CEAB   | LEAB | OEAB         |                |         |
| Н      | Х    | Х            | Latched        | High Z  |
| Х      | Н    | X            | Latched        | _       |
| L      | L    | X            | Transparent    | _       |
| Х      | Χ    | Н            | _              | High Z  |
| L      | X    | L            | _              | Driving |

H = HIGH Voltage Level

www.national.com

L = LOW Voltage Level

X = Immaterial

A - Infiliaterial

A-to-B data flow shown; B-to-A flow control is the same, except using CEBA,

LEBA and OEBA

# A1 A2 A3 A4 DETAIL A X 7 B4 A6 A7 DEBA DETAIL A X 7 DEBA DETAIL A

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) = -0.5V to +7.0V

DC Input Diode Current ( $I_{IK}$ )

 $\begin{array}{c} \rm V_I = -0.5V & -20~mA \\ \rm V_I = V_{CC} + 0.5V & +20~mA \\ \rm DC~Input~Voltage~(V_I) & -0.5V~to~V_{CC} + 0.5V \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC}$  + 0.5V

DC Output Source or Sink Current (I<sub>O</sub>)

or Sink Current (I<sub>O</sub>)

 $\rm DC~V_{\rm CC}$  or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA Storage Temperature ( $T_{STC}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C

DC Latch-up Source or

Sink Current ±300 mA

Junction Temperature (T<sub>J</sub>)

175°C

# Recommended Operating Conditions

Supply Voltage  $V_{\rm CC}$ 

'ACTQ 4.5V to 5.5V Input Voltage ( $V_{\rm I}$ ) 0V to  $V_{\rm CC}$  Output Voltage ( $V_{\rm O}$ ) 0V to  $V_{\rm CC}$ 

Operating Temperature (T<sub>A</sub>) (Note 2)

54ACTQ -55°C to +125°C

Minimum Input Edge Rate ΔV/Δt

'ACTQ Devices

 $V_{\text{IN}}$  from 0.8V to 2.0V

 $V_{CC}$  @ 4.5V, 5.5V 125 mV/ns

**Note 1:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT® circuits outside databook specifications.

Note 2: All commercial packaging is not recommended for applications requiring greater than 2000 temperature cycles from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

# DC Characteristics for 'ACTQ Family Devices

|                  |                                |                 | 54ACTQ            |       |                                      |
|------------------|--------------------------------|-----------------|-------------------|-------|--------------------------------------|
| Symbol           | Parameter                      | V <sub>cc</sub> | T <sub>A</sub> =  | Units | Conditions                           |
|                  |                                | (V)             | -55°C to +125°C   |       |                                      |
|                  |                                |                 | Guaranteed Limits |       |                                      |
| V <sub>IH</sub>  | Minimum High Level             | 4.5             | 2.0               | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 2.0               |       | or V <sub>CC</sub> - 0.1V            |
| V <sub>IL</sub>  | Maximum Low Level              | 4.5             | 0.8               | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                  | 5.5             | 0.8               |       | or V <sub>CC</sub> - 0.1V            |
| V <sub>OH</sub>  | Minimum High Level             | 4.5             | 4.4               | V     | I <sub>OUT</sub> = -50 μA            |
|                  | Output Voltage                 | 5.5             | 5.4               |       |                                      |
|                  |                                |                 |                   |       | (Note 3)                             |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             | 3.70              | V     | $I_{OH} = -24 \text{ mA}$            |
|                  |                                | 5.5             | 4.70              |       | $I_{OH} = -24 \text{ mA}$            |
| V <sub>OL</sub>  | Maximum Low Level              | 4.5             | 0.1               | V     | I <sub>OUT</sub> = 50 μA             |
|                  | Output Voltage                 | 5.5             | 0.1               |       |                                      |
|                  |                                |                 |                   |       | (Note 3)                             |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                | 4.5             | 0.50              | V     | $I_{OL} = 24 \text{ mA}$             |
|                  |                                | 5.5             | 0.50              |       | I <sub>OL</sub> = 24 mA              |
| I <sub>IN</sub>  | Maximum Input                  | 5.5             | ±1.0              | μA    | $V_I = V_{CC}$ , GND                 |
|                  | Leakage Current                |                 |                   |       |                                      |
| $I_{OZT}$        | Maximum I/O                    | 5.5             | ±10               | μA    | $V_{(OE)} = V_{IL}, V_{IH}$          |
|                  | Leakage Current                |                 |                   |       | $V_O = V_{CC}$ , GND                 |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5             | 1.6               | mA    | $V_I = V_{CC} - 2.1V$                |
| I <sub>OLD</sub> | Minimum Dynamic                | 5.5             |                   | mA    | V <sub>OLD</sub> = 1.65V Max         |
| I <sub>OHD</sub> | Output Current                 | 5.5             | -50               | mA    | V <sub>OHD</sub> = 3.85V Min         |
|                  | (Note 4)                       |                 |                   |       | 05                                   |
| I <sub>cc</sub>  | Maximum Quiescent              | 5.5             | 160.0             | μA    | V <sub>IN</sub> = V <sub>CC</sub>    |
|                  | Supply Current                 |                 |                   |       | or GND (Note 5)                      |

±50 mA

www.national.com

| DC Characteristics for 'ACTQ Family Devices (Continue | DC Characteristics for | or 'ACTQ Family | Devices (Continued) |
|-------------------------------------------------------|------------------------|-----------------|---------------------|
|-------------------------------------------------------|------------------------|-----------------|---------------------|

|                  |                                 |                 | 54ACTQ                              |       |              |
|------------------|---------------------------------|-----------------|-------------------------------------|-------|--------------|
| Symbol           | Parameter                       | V <sub>cc</sub> | T <sub>A</sub> =<br>-55°C to +125°C | Units | Conditions   |
|                  |                                 | (V)             |                                     |       |              |
|                  |                                 |                 | Guaranteed Limits                   |       |              |
| V <sub>OLP</sub> | Quiet Output                    | 5.0             | 1.5                                 | V     | (Notes 6, 7) |
|                  | Maximum Dynamic V <sub>OL</sub> |                 |                                     |       |              |
| V <sub>OLV</sub> | Quiet Output                    | 5.0             | -1.2                                | V     | (Notes 6, 7) |
|                  | Minimum Dynamic V <sub>OL</sub> |                 |                                     |       |              |

Note 3: Maximum of 8 outputs loaded; thresholds on input associated with output under test.

# **AC Electrical Characteristics**

|                  |                                                                        |                 | 544                                 | CTQ   |    |          |
|------------------|------------------------------------------------------------------------|-----------------|-------------------------------------|-------|----|----------|
|                  |                                                                        | V <sub>cc</sub> | T <sub>A</sub> = -55°C<br>to +125°C |       |    | Fig.     |
| Symbol           | Parameter                                                              | (V)             |                                     |       |    |          |
|                  |                                                                        | (Note 9)        | C <sub>L</sub> =                    | 50 pF |    |          |
|                  |                                                                        | (               | Min                                 | Max   |    |          |
| t <sub>PLH</sub> | Propagation Delay                                                      |                 |                                     |       |    |          |
| t <sub>PHL</sub> | Transparent Mode                                                       | 5.0             | 2.0                                 | 9.5   | ns | Figure 4 |
|                  | $A_n$ to $B_n$ or $B_n$ to $A_n$                                       |                 |                                     |       |    |          |
| t <sub>PLH</sub> | Propagation Delay                                                      |                 |                                     |       |    | Figure 4 |
| t <sub>PHL</sub> | LEBA, LEAB                                                             | 5.0             | 2.0                                 | 11.0  | ns |          |
|                  | to A <sub>n</sub> , B <sub>n</sub>                                     |                 |                                     |       |    |          |
| t <sub>PZH</sub> | Output Enable Time                                                     |                 |                                     |       |    | Figure 6 |
| t <sub>PZL</sub> | $\overline{\text{OEBA}}$ or $\overline{\text{OEAB}}$ to $A_n$ or $B_n$ | 5.0             | 1.5                                 | 13.0  | ns |          |
|                  | $\overline{\text{CEBA}}$ or $\overline{\text{CEAB}}$ to $A_n$ or $B_n$ |                 |                                     |       |    |          |
| t <sub>PHZ</sub> | Output Disable Time                                                    |                 |                                     | ·     |    | Figure 6 |
| t <sub>PLZ</sub> | $\overline{\text{OEBA}}$ or $\overline{\text{OEAB}}$ to $A_n$ or $B_n$ | 5.0             | 1.5                                 | 9.0   | ns |          |
|                  | $\overline{\text{CEBA}}$ or $\overline{\text{CEAB}}$ to $A_n$ or $B_n$ |                 |                                     |       |    |          |

Note 9: Voltage Range 5.0 is 5.0V ±0.5V

# **AC Operating Requirements**

| Symbol         | Parameter                                                | V <sub>CC</sub> (V) (Note 10) | $54ACTQ$ $T_A = -55^{\circ}C$ $to +125^{\circ}C$ $C_L = 50 pF$ Guaranteed  Minimum | Units | Fig.<br>No. |
|----------------|----------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------|-------|-------------|
| t <sub>s</sub> | Setup Time, HIGH or LOW                                  | 5.0                           | 3.0                                                                                | ns    | Figure 7    |
|                | $A_n$ or $B_n$ to $\overline{LEBA}$ or $\overline{LEAB}$ |                               |                                                                                    |       |             |
| t <sub>h</sub> | Hold Time, HIGH or LOW                                   | 5.0                           | 1.5                                                                                | ns    | Figure 7    |
|                | $A_n$ or $B_n$ to $\overline{LEBA}$ or $\overline{LEAB}$ |                               |                                                                                    |       |             |
| t <sub>w</sub> | Latch Enable                                             | 5.0                           | 4.0                                                                                | ns    | Figure 5    |
|                | Pulse Width, LOW                                         |                               |                                                                                    |       |             |

Note 10: Voltage Range 5.0 is 5.0V ±0.5V

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

Note 5: I<sub>CC</sub> for 54ACTQ @ 25°C is identical to 74ACTQ@ 25°C.

Note 6: Plastic DIP package.

Note 7: Max number of outputs defined as (n). (n-1) Data Inputs are driven 0V to 3V, one output @ GND.

Note 8: Max number of Data Inputs (n) switching. (n-1) Inputs switching 0V to 3V ('ACTQ). Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

# Capacitance

| Symbol          | Parameter         | Тур  | Units | Conditions             |
|-----------------|-------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation | 70.0 | pF    | V <sub>CC</sub> = 5.0V |
|                 | Capacitance       |      |       |                        |

# **AC Loading**



\*Includes jig and probe capacitance

FIGURE 1. Standard AC Test Load



FIGURE 2. Test Input Signal Levels

| Amplitude | Rep. Rate | t <sub>w</sub> | t <sub>r</sub> | t <sub>f</sub> |
|-----------|-----------|----------------|----------------|----------------|
| 3.0V      | 1 MHz     | 500 ns         | 2.5 ns         | 2.5 ns         |

FIGURE 3. Test Input Signal Requirements

# **AC Waveforms**



FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions



FIGURE 5. Propagation Delay, Pulse Width Waveforms



FIGURE 6. TRI-STATE Output High and Low Enable and Disable Time

# AC Waveforms (Continued)



FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms





# Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



# LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor Europe

Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 88
Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466

Email: sea.support@nsc.com

Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

National Semiconductor