September 1998

# National Semiconductor

# 54ACTQ16646 16-Bit Transceiver/Register with TRI-STATE<sup>®</sup> Outputs

#### **General Description**

The 'ACTQ16646 contains sixteen non-inverting bidirectional registered bus transceivers providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The DIR inputs determine the direction of data flow through the device. The CPAB and CPBA inputs load data into the registers on the LOW-to-HIGH transition. The 'ACTQ16646 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series® features GTO® output control and undershoot corrector for superior performance.

#### Features

- Utilizes NSC FACT Quiet Series technology
- Guaranteed simultaneous switching noise level and
- dynamic threshold performance
- Independent registers for A and B buses
- Multiplexed real-time and stored data transfers
- Separate control logic for each byte
- 16-bit version of the 'ACTQ646
- Outputs source/sink 24 mA
- Standard Microcircuit Drawing (SMD) 5962-9581601

#### Logic Symbol



TRI-STATE® is a registered trademark of National Section Outpotation. FACT™ and FACT Quiet Series™ are trademarks of Fairchild Semiconductor Corporation.

www.national.com

© 1998 National Semiconductor Corporation DS010937

GTO<sup>™</sup> is a trademark of National Semiconductor Corporation.



www.national.com

2

| Fu             | Function Table   |                   |                   |                  |                  |                   |                  |                                                |  |  |
|----------------|------------------|-------------------|-------------------|------------------|------------------|-------------------|------------------|------------------------------------------------|--|--|
|                | Inputs           |                   |                   |                  |                  | Data I/O (Note 1) |                  | Output Operation Mode                          |  |  |
| G <sub>1</sub> | DIR <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | A <sub>0-7</sub>  | B <sub>0-7</sub> |                                                |  |  |
| Н              | Х                | H or L            | H or L            | Х                | Х                |                   |                  | Isolation                                      |  |  |
| н              | Х                | Ν                 | Х                 | Х                | Х                | Input             | Input            | Clock An Data into A Register                  |  |  |
| н              | Х                | Х                 | Ν                 | Х                | Х                |                   |                  | Clock Bn Data Into B Register                  |  |  |
| L              | Н                | Х                 | Х                 | L                | Х                |                   |                  | An to Bn — Real Time (Transparent Mode)        |  |  |
| L              | н                | Ν                 | Х                 | L                | Х                | Input             | Output           | Clock An Data to A Register                    |  |  |
| L              | н                | H or L            | Х                 | н                | Х                |                   |                  | A Register to Bn (Stored Mode)                 |  |  |
| L              | н                | Ν                 | Х                 | Н                | Х                |                   |                  | Clock An Data into A Register and Output to Bn |  |  |
| L              | L                | Х                 | Х                 | Х                | L                |                   |                  | Bn to An — Real Time (Transparent Mode)        |  |  |
| L              | L                | Х                 | Ν                 | Х                | L                | Output            | Input            | Clock Bn Data into B Register                  |  |  |
| L              | L                | Х                 | H or L            | Х                | н                |                   |                  | B Register to An (Stored Mode)                 |  |  |
| L              | L                | Х                 | Ν                 | Х                | н                |                   |                  | Clock Bn into B Register and Output to An      |  |  |

H = HIGH Voltage Level X = Immaterial

L = LOW Voltage Level N = LOW-to-HIGH Transition.

Note 1: The data output functions may be enabled or disabled by various signals at the G and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs. Also applies to data I/O (A and B: 8-15) and #2 control pins.

www.national.com



www.national.com

#### Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Dist

| Recommended Operating |
|-----------------------|
| Conditions            |

| -0.5V to +7.0V                |
|-------------------------------|
|                               |
| –20 mA                        |
| +20 mA                        |
|                               |
| –20 mA                        |
| +20 mA                        |
| .5V to V <sub>CC</sub> + 0.5V |
| ±50 mA                        |
|                               |
| ±50 mA                        |
|                               |
| +175°C                        |
| -65°C to +150°C               |
|                               |

| Supply Voltage (V <sub>CC</sub> )        |                       |
|------------------------------------------|-----------------------|
| 'ACTQ                                    | 4.5V to 5.5V          |
| Input Voltage (V <sub>I</sub> )          | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )         | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ): |                       |
| 54ACTQ                                   | –55°C to +125°C       |
| Minimum Input Edge Rate (dV/dt)          |                       |
| 'ACTQ Devices                            | 125 mV/ns             |
| V <sub>IN</sub> from 0.8V to 2.0V        |                       |
| V <sub>CC</sub> @ 4.5V, 5.5V             |                       |

the 2: Absolute maximum ratings are those values beyond which damage the device may occur. The databook specifications should be met, without eption to ensure that the system design is reliable over its power supply, mperature, and output/input loading variables. National does not recom-and operation of FACT™ circuits outside databook specifications.

#### DC Electrical Characteristics for 'ACTQ Family Devices

| Symbol           | Parameter                       | V <sub>cc</sub> | 54ACTQ                           | Units | Conditions                               |
|------------------|---------------------------------|-----------------|----------------------------------|-------|------------------------------------------|
|                  |                                 | (V)             | T <sub>A</sub> = -55°C to +125°C | 1     |                                          |
|                  |                                 |                 | Guaranteed Limits                | -     |                                          |
| VIH              | Minimum High                    | 4.5             | 2.0                              | V     | V <sub>OUT</sub> = 0.1V                  |
| vін              | Input Voltage                   | 4.5<br>5.5      | 2.0                              | v     | or V <sub>CC</sub> – 0.1V                |
| VIL              | Maximum Low                     | 4.5             | 0.8                              | V     | $V_{OUT} = 0.1V$                         |
| V IL             | Input Voltage                   | 5.5             | 0.8                              | v     | or V <sub>CC</sub> – 0.1V                |
|                  |                                 |                 | 4.4                              | V     | $I_{OUT} = -50 \mu\text{A}$              |
| V <sub>он</sub>  | Minimum High                    | 4.5             |                                  | v     | ι <sub>ουτ</sub> = -50 μΑ                |
|                  | Output Voltage                  | 5.5             | 5.4                              |       |                                          |
|                  |                                 |                 |                                  |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$     |
|                  |                                 | 4.5             | 3.70                             | V     | I <sub>OH</sub> = -24 mA                 |
|                  |                                 | 5.5             | 4.70                             |       | I <sub>OH</sub> = -24 mA                 |
| V <sub>OL</sub>  | Maximum Low                     | 4.5             | 0.1                              | V     | Ι <sub>ΟUT</sub> = 50 μΑ                 |
|                  | Output Voltage                  | 5.5             | 0.1                              |       |                                          |
|                  |                                 |                 |                                  |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$     |
|                  |                                 | 4.5             | 0.50                             | V     | I <sub>OL</sub> = 24 mA                  |
|                  |                                 | 5.5             | 0.50                             |       | I <sub>OL</sub> = 24 mA                  |
| I <sub>ozt</sub> | Maximum I/O                     | 5.5             | ±10.0                            | μA    | $V_{IN} = V_{IL}, V_{IH}$                |
|                  | Leakage Current                 |                 |                                  |       | $V_{O} = V_{CC}, GND$                    |
| I <sub>IN</sub>  | Maximum Input                   | 5.5             | ±1.0                             | μA    | $V_{I} = V_{CC}, GND$                    |
|                  | Leakage Current                 |                 |                                  |       |                                          |
| I <sub>CCT</sub> | Maximum I <sub>cc</sub> /Input  | 5.5             | 1.6                              | mA    | $V_{I} = V_{CC} - 2.1V$                  |
| I <sub>cc</sub>  | Max Quiescent                   | 5.5             | 160.0                            | μA    | V <sub>IN</sub> = V <sub>CC</sub> or GND |
|                  | Supply Current                  |                 |                                  |       |                                          |
| I <sub>OLD</sub> | Minimum Dynamic                 | 5.5             | 50                               | mA    | V <sub>OLD</sub> = 1.65V Max             |
| I <sub>OHD</sub> | Output Current (Note 4)         |                 | 50                               | mA    | V <sub>OHD</sub> = 3.85V Mir             |
| V <sub>OLP</sub> | Quick Output                    | 5.0             | 1.1                              | V     |                                          |
| 00               | Maximum Dynamic V <sub>OL</sub> |                 |                                  |       | (Notes 5, 6)                             |
| V <sub>OLV</sub> | Quick Output                    | 5.0             | -0.8                             | V     |                                          |
| <b>ULV</b>       | Minimum Dynamic V <sub>OL</sub> |                 |                                  |       | (Notes 5, 6)                             |

Note 3: All outputs loaded; thresholds associated with output under test. Note 4: Maximum test duration 2.0 ms; one output loaded at a time.

Note 5: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched LOW and one output held LOW.

| <b>DC Electrical Characteristics for</b> | r 'ACTQ Family | Devices (Continued) |
|------------------------------------------|----------------|---------------------|
|------------------------------------------|----------------|---------------------|

Note 6: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH.

| Symbol           | Parameter         | V <sub>cc</sub> | 54A                    | Units |    |
|------------------|-------------------|-----------------|------------------------|-------|----|
|                  |                   | (V)             | T <sub>A</sub> = -55°( |       |    |
|                  |                   | (Note 7)        | C <sub>L</sub> =       |       |    |
|                  |                   |                 | Min                    | Max   |    |
| t <sub>PHL</sub> | Propagation Delay | 5.0             | 2.9                    | 10.2  | ns |
| t <sub>PLH</sub> | Clock to Bus      |                 | 3.2                    | 10.2  |    |
| t <sub>PHL</sub> | Propagation Delay | 5.0             | 3.6                    | 11.5  | ns |
| t <sub>PLH</sub> | Bus to Bus        |                 | 3.3                    | 10.8  |    |
| t <sub>PHL</sub> | Propagation Delay | 5.0             | 3.1                    | 11.3  | ns |
| t <sub>PLH</sub> | Select to Bus     |                 | 3.2                    | 11.5  |    |
|                  | (w/An or Bn       |                 |                        |       |    |
|                  | HIGH or LOW)      |                 |                        |       |    |
| t <sub>PZL</sub> | Enable Time       | 5.0             | 3.8                    | 12.9  | ns |
| t <sub>PZH</sub> | G to An/Bn        |                 | 3.3                    | 11.9  |    |
| t <sub>PLZ</sub> | Disable Time      | 5.0             | 2.3                    | 9.8   | ns |
| t <sub>PHZ</sub> | G to An/Bn        |                 | 2.6                    | 9.5   |    |
| t <sub>PZL</sub> | Enable Time       | 5.0             | 4.3                    | 14.0  | ns |
| t <sub>PZH</sub> | DIR to An/Bn      |                 | 3.7                    | 12.8  |    |
| t <sub>PLZ</sub> | Disable Time      | 5.0             | 2.0                    | 10.8  | ns |
| t <sub>PHZ</sub> | DIR to An/Bn      |                 | 2.5                    | 11.0  |    |

# **AC Electrical Characteristics**

.

Note 7: Voltage Range 5.0 is 5.0V ±0.5V.

## **AC Operating Requirements**

| Symbol         | Parameter          | V <sub>cc</sub> | 54ACTQ                           | Units |
|----------------|--------------------|-----------------|----------------------------------|-------|
|                |                    | (V)             | T <sub>A</sub> = -55°C to +125°C |       |
|                |                    | (Note 8)        | C <sub>∟</sub> = 50 pF           |       |
|                |                    |                 | Guaranteed Minimum               |       |
| ts             | Setup Time, H or L | 5.0             | 3.0                              | ns    |
|                | Bus to Clock       |                 |                                  |       |
| t <sub>H</sub> | Hold Time, H or L  | 5.0             | 1.5                              | ns    |
|                | Bus to Clock       |                 |                                  |       |
| t <sub>w</sub> | Clock Pulse Width  | 5.0             | 4.0                              | ns    |
|                | H or L             |                 |                                  |       |

**Note 8:** Voltage Range 5.0 is 5.0V ±0.5V.

### Capacitance

| Symbol          | Parameter         | Тур | Units | Conditions             |
|-----------------|-------------------|-----|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance | 4.5 | pF    | $V_{CC} = 5.0V$        |
| C <sub>PD</sub> | Power Dissipation | 95  | pF    | V <sub>CC</sub> = 5.0V |
|                 | Capacitance       |     |       |                        |





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.