## August 1998

# National Semiconductor

# 100323 Low Power Hex Bus Driver

### **General Description**

The 100323 is a monolithic device containing six bus drivers capable of driving terminated lines with terminations as low as  $25\Omega$ . To reduce crosstalk, each output has its own respective ground connection. Transition times were designed to be longer than on other F100K devices. The driver itself performs the positive logic AND of a data input (D<sub>1</sub>-D<sub>6</sub>) and the OR of two select inputs (E and either DE<sub>1</sub>, DE<sub>2</sub>, or DE<sub>3</sub>). Enabling of data is possible in multiples of two, i.e., 2, 4 or all

6 paths. All inputs have 50 k $\Omega$  pull-down resistors.

The output voltage LOW level is designed to be more negative than normal ECL outputs (cut off state). This allows an

### Logic Symbol



emitter-follower output transistor to turn off when the termination supply is -2.0V and thus present a high impedance to the data bus.

### Features

- 50% power reduction of the 100123
- 2000V ESD protection
- -4.2V to -5.7V operating range
- Drives 25Ω load

00323 Low Power Hex Bus Driver

| Pin Names                                                          | Description         |
|--------------------------------------------------------------------|---------------------|
| D <sub>1</sub> -D <sub>6</sub>                                     | Data Inputs         |
| D <sub>1</sub> -D <sub>6</sub><br>DE <sub>1</sub> -DE <sub>3</sub> | Dual Enable Inputs  |
| E                                                                  | Common Enable Input |
| 0 <sub>1</sub> -0 <sub>6</sub>                                     | Data Outputs        |

© 1998 National Semiconductor Corporation DS100312



www.national.com

.

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Storage Temperature                         | –65°C to +150°C          |
|---------------------------------------------|--------------------------|
| Maximum Junction Temperature                |                          |
| Ceramic                                     | +175°C                   |
| V <sub>EE</sub> Pin Potential to Ground Pin | -7.0V to +0.5V           |
| Input Voltage (DC)                          | V <sub>EE</sub> to +0.5V |
| Output Current (DC Output High)             | –50 mA                   |
| ESD                                         | ≥2000V                   |

# Recommended Operating Conditions

Case Temperature

Military Supply Voltage ( $V_{EE}$ )

-55°C to +125°C -5.7V to -4.2V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: ESD testing conforms to MIL-STD-883, Method 3015.

## Military Version

## **DC Electrical Characteristics**

 $V_{\rm EE}$  = -4.2V to -5.7V,  $V_{\rm CC}$  =  $V_{\rm CCA}$  = GND,  $T_{\rm C}$  = -55°C to +125°C

| Symbol           | Parameter    | Min   | Max   | Units | Тc              | Conditions                                |                         | Notes              |
|------------------|--------------|-------|-------|-------|-----------------|-------------------------------------------|-------------------------|--------------------|
| V <sub>OH</sub>  | Output HIGH  | -1025 | -870  | mV    | 0°C to +125°C   | $V_{IN} = V_{IH (max)}$                   | Loading with            | (Notes 3, 4, 5)    |
|                  | Voltage      | -1085 | -870  | mV    | –55°C           | or V <sub>IL (min)</sub>                  | 25Ω to -2.0V            |                    |
| V <sub>OHC</sub> | Output HIGH  | -1035 |       | mV    | 0°C to +125°C   | $V_{IN} = V_{IH (min)}$                   | Loading with            | (Notes 3, 4, 5)    |
|                  | Voltage      | -1085 |       | mV    | –55°C           | or V <sub>IL (max)</sub>                  | 25Ω to -2.0V            |                    |
| V <sub>OLC</sub> | Output LOW   |       | -1610 | mV    | 0°C to +125°C   |                                           |                         |                    |
|                  | Voltage      |       | -1555 | MV    | –55°C           |                                           |                         |                    |
| V <sub>OLZ</sub> | Cut-Off LOW  |       | -1950 | mV    | 0°C to +125°C   | $V_{IN} = V_{IH (min)}$                   | Loading with            | (Notes 3, 4, 5)    |
|                  | Voltage      |       | -1850 | 1     | –55°C           | or V <sub>IL (max)</sub>                  | 25Ω to -2.0V            |                    |
| VIH              | Input HIGH   | -1165 | -870  | mV    | –55°C to +125°C | Guaranteed HIGH                           | l Signal                | (Notes 3, 4, 5, 6) |
|                  | Voltage      |       |       |       |                 | for All Inputs                            |                         |                    |
| VIL              | Input LOW    | -1830 | -1475 | mV    | –55°C to +125°C | Guaranteed LOW                            | Signal                  | (Notes 3, 4, 5, 6) |
|                  | Voltage      |       |       |       |                 | for All Inputs                            |                         |                    |
| IIL              | Input LOW    | 0.50  |       | μA    | –55°C to +125°C | V <sub>EE</sub> = 4.2V, V <sub>IN</sub> = | = V <sub>IL (min)</sub> | (Notes 3, 4, 5)    |
|                  | Current      |       |       |       |                 |                                           |                         |                    |
| IIH              | Input HIGH   |       | 240   | μA    | 0°C to +125°C   | $V_{EE} = -5.7V, V_{IN}$                  | = V <sub>IH (max)</sub> | (Notes 3, 4, 5)    |
|                  | Current      |       | 340   | μA    | –55°C           |                                           |                         |                    |
| I <sub>EE</sub>  | Power Supply |       |       |       |                 | Inputs Open                               |                         |                    |
|                  | Current      | -155  | -53   | mA    | –55°C to +125°C | $V_{EE} = -4.2V$ to -                     | 5.7V                    | (Notes 3, 4, 5)    |

Note 3: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals -55°C), then testing immediately without allowing for the junction temperature to stabilize due to heat dissipation after power-up. This provides "cold start" specs which can be considered a worst case condition at cold temperatures.

Note 4: Screen tested 100% on each device at -55°C, +25°C, and +125°C, Subgroups 1, 2, 3, 7, and 8.

Note 5: Sample tested (Method 5005, Table I) on each manufactured lot at -55°C, +25°C, and +125°C, Subgroups A1, 2, 3, 7, and 8.

Note 6: Guaranteed by applying specified input condition and testing  $V_{OH}\!/\!V_{OL}$ .

### **AC Electrical Characteristics**

 $V_{EE}$  = -4.2V to -5.7V,  $V_{CC}$  =  $V_{CCA}$  = GND

•

| Symbol           | Parameter               | T <sub>c</sub> = | –55°C | $T_c = +25^{\circ}C$ $T_c$ |      | T <sub>c</sub> = - | T <sub>c</sub> = +125°C |    | Conditions   |
|------------------|-------------------------|------------------|-------|----------------------------|------|--------------------|-------------------------|----|--------------|
|                  |                         | Min              | Max   | Min                        | Max  | Min                | Max                     | ]  |              |
| t <sub>PZH</sub> | Propagation Delay       | 0.70             | 3.70  | 1.10                       | 3.60 | 1.20               | 3.60                    | ns | Figures 1, 2 |
| t <sub>PHZ</sub> | Data to Output          | 0.50             | 3.60  | 1.10                       | 3.10 | 1.20               | 3.50                    |    |              |
| t <sub>PZH</sub> | Propagation Delay       | 0.60             | 3.60  | 1.10                       | 3.60 | 1.30               | 3.80                    | ns |              |
| t <sub>PHZ</sub> | Data Enable to Output   | 1.00             | 4.20  | 1.50                       | 3.60 | 1.60               | 4.00                    |    |              |
| t <sub>PZH</sub> | Propagation Delay       | 0.70             | 3.60  | 1.00                       | 3.50 | 1.20               | 3.60                    | ns |              |
| t <sub>PHZ</sub> | Common Enable to Output | 0.90             | 4.00  | 1.40                       | 3.40 | 1.40               | 3.80                    |    |              |
| t <sub>TZH</sub> | Transition Time         | 0.20             | 2.00  | 0.20                       | 2.00 | 0.20               | 2.00                    | ns |              |
| t <sub>THZ</sub> | 20% to 80%, 80% to 20%  | 0.20             | 1.80  | 0.20                       | 1.60 | 0.20               | 1.60                    |    |              |

Note 7: The specified limits represent the "worst case" value for the parameter. Since these "worst case" values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges.

Note 8: Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

# **Test Circuitry**



#### Notes:

 $\begin{array}{l} \text{Notes.} \\ \text{V_{CC}}, \text{V}_{CCA} = +2\text{V}, \text{V}_{EE} = -2.5\text{V} \\ \text{L1 and L2} = \text{equal length } 50\Omega \text{ impedance lines} \\ \text{R}_{T} = 50\Omega \text{ terminator internal to scope} \\ \text{Decoupling 0.1 } \mu\text{F from GND to V}_{CC} \text{ and V}_{EE} \\ \text{All unused outputs are loaded with } 25\Omega \text{ to GND} \\ \text{C}_{L} = \text{Fixture and stray capacitance} \leq 3 \text{ pF} \\ \text{Pin numbers shown are for flatpak; for DIP see logic symbol} \end{array}$ 

FIGURE 1. AC Test Circuit

www.national.com







www.national.com

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor | National Semiconductor               | National Semiconductor     | National Semiconducto |
|------------------------|--------------------------------------|----------------------------|-----------------------|
| Corporation            | Europe                               | Asia Pacific Customer      | Japan Ltd.            |
| Americas               | Fax: +49 (0) 1 80-530 85 86          | Response Group             | Tel: 81-3-5620-6175   |
| Tel: 1-800-272-9959    | Email: europe.support@nsc.com        | Tel: 65-2544466            | Fax: 81-3-5620-6179   |
| Fax: 1-800-737-7018    | Deutsch Tel: +49 (0) 1 80-530 85 85  | Fax: 65-2504466            |                       |
| Email: support@nsc.com | English Tel: +49 (0) 1 80-532 78 32  | Email: sea.support@nsc.com |                       |
|                        | Français Tel: +49 (0) 1 80-532 93 58 |                            |                       |
| ww.national.com        | Italiano Tel: +49 (0) 1 80-534 16 80 |                            |                       |

National does not assume any responsibility for use of any circuity described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.