

#### **Features**

- 100 V enhancement mode GaN power switch
- Bottom-side cooled configuration
- RDS(on) = 7 mΩ
- IDS(max) = 90 A
- Ultra-low FOM Island Technology® die
- Low inductance GaNPX® package
- Easy gate drive requirements (0 V to 6 V)
- Transient tolerant gate drive (-20 V / +10 V)
- Very high switching frequency (> 100 MHz)
- Reverse current capability
- Zero reverse recovery loss
- Small 7.6 x 4.6 mm2 PCB footprint
- Source Sense (SS) pin for optimized gate drive
- · Single diffusion lot available
- RoHS compliant
- Enhanced wafer level reliability
- · HiRel qualification flow
- Class one / Level one Production Screening
- · Lot Acceptance Test options available
- · Obsolescence support

# **Applications**

- High efficiency power conversio
- High density power conversion
- ac-dc Converters
- Bridgeless Totem Pole PFC
- ZVS Phase Shifted Full Bridge
- Half & Full Bridge topologies
- Synchronous Buck or Boost
- Uninterruptable Power Supplies
- Space Motor Drives
- Single and 3Φ inverter legs
- Solar and Wind Power
- Fast Battery Charging
- dc-dc Converters
- · On Board Battery Chargers

Doc: TGD100E90BSP\_12\_2023 Rev-

E-Switch



## Package Outline Circuit Symbol



The thermal pad must be connected to Source, S (pad 4), for best performance

# Description

The TDG100E90BSP is an enhancement mode GaN-on-silicon power transistor based on GaN Systems Technology. The properties of GaN ensure high current, high voltage breakdown combined with high switching frequency. GaN Systems implements patented Island Technology® cell layout for high-current performance.

GaNPX® packaging is designed for very low parasitic inductance in the smallest possible footprint. The TDG100E90BSP is a bottom-side cooled transistor that offers very low junction-to-case thermal resistance for demanding high power applications. These features combined provide very high efficiency power switching. The high performance of the TDG650E30BSP makes it ideal for satellite applications.

These parts go through NASA Level 1 or ESA Class 1 screening flow and can be brought up to full Level 1 conformance with extra qualification testing, if desired. Each device is available with options for EAR99 or European sourcing.

# Absolute Maximum Ratings (T<sub>case</sub> = 25 °C except as noted)

| Parameter                                             | Symbol                     | Value       | Unit |
|-------------------------------------------------------|----------------------------|-------------|------|
| Operating Junction Temperature                        | TJ                         | -55 to +150 | °C   |
| Storage Temperature Range                             | Ts                         | -55 to +150 | °C   |
| Drain-to-Source Voltage                               | V <sub>DS</sub>            | 100         | V    |
| Drain-to-Source Voltage - transient (note 1)          | $V_{DS(transient)}$        | 120         | V    |
| Gate-to-Source Voltage                                | $V_{GS}$                   | -10 to +7   | V    |
| Gate-to-Source Voltage - transient (note 1)           | V <sub>GS(transient)</sub> | -20 to +10  | V    |
| Continuous Drain Current (T <sub>case</sub> = 25 °C)  | I <sub>DS</sub>            | 90          | А    |
| Continuous Drain Current (T <sub>case</sub> = 100 °C) | I <sub>DS</sub>            | 65          | А    |
| Pulse Drain Current (Pulse width 50 μs, VGS = 6 V)    | IDS Pulse                  | 140         | А    |

<sup>(1)</sup> Pulse ≤1 µs

Doc: TGD100E90BSP\_12\_2023 Rev-

## Thermal Characteristics (Typical values unless otherwise noted)

| Parameter                                         | Symbol            | Value | Units |
|---------------------------------------------------|-------------------|-------|-------|
| Thermal Resistance (junction-to-case)             | R <sub>ΘJC</sub>  | 0.55  | °C /W |
| Thermal Resistance (junction-to-top)              | R⊝JT              | 7     | °C /W |
| Thermal Resistance (junction-to-ambient) (note 3) | R <sub>OJA</sub>  | 23    | °C /W |
| Maximum Soldering Temperature (MSL3 rated)        | T <sub>SOLD</sub> | 260   | °C    |

<sup>(2)</sup> Device mounted on 1.6 mm PCB thickness FR4, 4-layer PCB with 2 oz. copper on each layer. The recommendation for thermal vias under the thermal pad is 0.3 mm diameter (12 mil) with 0.635 mm pitch (25 mil). The copper layers under the thermal pad and drain pad are 25 x 25 mm<sup>2</sup> each. The PCB is mounted in horizontal position without air stream cooling.



# **Electrical Characteristics**

Typical values at TJ = 25 °C, VGS = 6 V. Unless otherwise noted, Min/Max values are specified over the full temperature range from TJ = -55 °C to TJ = 150 °C based on Teledyne Dynamic Burn-In<sup>5</sup> after 15k Cycles.

| Parameters                                               | Sym.                 | Min. | Тур. | Max. | Units | Conditions                                                                |  |
|----------------------------------------------------------|----------------------|------|------|------|-------|---------------------------------------------------------------------------|--|
| Drain-to-Source Blocking Voltage                         | BV <sub>DS</sub>     | 100  |      |      | V     | $V_{GS} = 0 \text{ V}, I_{DSS} = 50  \mu\text{A}$                         |  |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub>  | 6    | 7    | 9.5  | mΩ    | V <sub>GS</sub> = 6 V, T <sub>J</sub> = 25 °C<br>I <sub>DS</sub> = 27 A   |  |
| Drain-to-Source On Resistance                            | R <sub>DS(on)</sub>  | 12.1 | 17.5 | 20   | mΩ    | V <sub>GS</sub> = 6 V, T <sub>J</sub> = 150 °C<br>I <sub>DS</sub> = 27 A  |  |
| Dynamic Drain-to-Source On<br>Resistance Shift           | DR <sub>DS(on)</sub> |      | 8.1  |      | %     | V <sub>GS</sub> = 6 V, T <sub>J</sub> = 25 °C, I <sub>D</sub><br>= 27 A   |  |
| Gate-to-Source Threshold                                 | $V_{GS(th)}$         | 1.1  | 1.7  | 2.6  | V     | $V_{DS} = V_{GS}$ , $I_{DS} = 7 \text{ mA}$                               |  |
| Gate-to-Source Current                                   | I <sub>GS</sub>      |      | 0.20 | 6    | mA    | $V_{GS} = 6 \text{ V}, V_{DS} = 0 \text{ V}$<br>TJ = 150 °C               |  |
| Gate Plateau Voltage                                     | $V_{plat}$           |      | 3.5  |      | V     | V <sub>DS</sub> = 100 V, I <sub>DS</sub> = 90 A                           |  |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>     |      | 0.5  | 50   | μΑ    | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V<br>T <sub>J</sub> = 25 °C  |  |
| Drain-to-Source Leakage Current                          | I <sub>DSS</sub>     |      | 100  | 265  | μΑ    | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V<br>T <sub>J</sub> = 150 °C |  |
| Internal Gate Resistance                                 | R <sub>G</sub>       |      | 0.77 |      | Ω     | f = 1 MHz, open drain                                                     |  |
| Input Capacitance                                        | Cıss                 |      | 600  |      | pF    |                                                                           |  |
| Output Capacitance                                       | Coss                 |      | 250  |      | pF    | $V_{DS} = 50 \text{ V}$ $V_{GS} = 0 \text{ V}$                            |  |
| Reverse Transfer Capacitance                             | C <sub>RSS</sub>     |      | 12   |      | pF    | f = 1 MHz                                                                 |  |
| Effective Output Capacitance,<br>Energy Related (Note 4) | C <sub>O(ER)</sub>   |      | 351  |      | pF    | V <sub>GS</sub> = 0 V                                                     |  |
| Effective Output Capacitance,<br>Time Related (Note 5)   | C <sub>O(TR)</sub>   |      | 433  |      | pF    | V <sub>DS</sub> = 0 to 50 V                                               |  |
| Total Gate Charge                                        | Q <sub>G</sub>       |      | 8    |      | nC    |                                                                           |  |
| Gate-to-Source Charge                                    | Q <sub>GS</sub>      |      | 3.5  |      | nC    | )<br>                                                                     |  |
| Gate threshold charge                                    | $Q_{G(th)}$          |      | 1.9  |      | nC    | $V_{GS} = 0 \text{ to } 6 \text{ V}$ $V_{DS} = 50 \text{ V}$              |  |
| Gate switching charge                                    | $Q_{G(sw)}$          |      | 4.1  |      | nC    | I <sub>DS</sub> = 90A                                                     |  |
| Gate-to-Drain Charge                                     | Q <sub>GD</sub>      |      | 1.7  |      | nC    |                                                                           |  |
| Output Charge                                            | Qoss                 |      | 21.3 |      | nC    | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 50 V                             |  |
| Reverse Recovery Charge                                  | Qrr                  |      | 0    |      | nC    |                                                                           |  |



# **Electrical Characteristics** (Continued)

| Output Capacitance Stored Energy  | Eoss             | 0.39 | μЈ  | VDS = 50 V $VGS = 0 V$ $f = 100 kHz$                                           |
|-----------------------------------|------------------|------|-----|--------------------------------------------------------------------------------|
| Switching Energy during turn-on   | Eon              | 2.8  | 111 | VDS = 50 V, IDS = 20 A<br>VGS = -3 - 6 V, RG(on) =                             |
| Switching Energy during turn -off | E <sub>off</sub> | 1.6  |     | 4.7 $\Omega$ , RG(off) = 1 $\Omega$ L = 28<br>$\mu$ H LP = 3.8 nH (notes 5, 6) |

<sup>(3)</sup>  $C_{O(ER)}$  is the fixed capacitance that would give the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 V to the stated VDS

<sup>(4)</sup> CO(TR) is the fixed capacitance that would give the same charging time as COSS while VDS is rising from 0 V to the stated VDS.

<sup>(5)</sup> LP is the switching circuit parasitic inductance.

<sup>(6)</sup> See Figure 20 for switching loss test circuit.



# **Electrical Performance Graphs**







# **Electrical Performance Graphs** (continued)





# **Electrical Performance Graphs** (continued)



Figure 9: Typical  $I_{SD}$  vs.  $V_{SD}$  at  $T_J = 25$ °C



Figure 10: Typical  $I_{SD}$  vs.  $V_{SD}$  at  $T_J = 150$ °C



Figure 12: Normalized R<sub>DS(on)</sub> as a function of T<sub>J</sub>



## **Electrical Performance Graphs** (continued)



Figure 13: IGS vs VGS - Typical Values



Figure 14: IG vs VGS (log scale) - Typical Values

Doc: TGD100E90BSP\_12\_2023 Rev-

# **Electrical Performance Graphs** (continued)



Figure 15: Vth vs. Vds Voltages



# **Thermal Performance Graphs**



Figure 16: Safe Operating Area @ T<sub>case</sub> = 25 °C





Figure 17: Safe Operating Area @ Tcase = 125 °C



Doc: TGD100E90BSP\_12\_2023 Rev-

## **Test Circuit**



Figure 20: TDG100E90BSP Switching Loss Test Circuit

## **Application Information**

#### **Gate Drive**

The recommended gate drive voltage is 0 V to + 6 V for optimal R<sub>DS(on)</sub> performance and long life. The absolute maximum gate to source voltage rating is specified to be +7.0 V maximum DC. The gate drive can survive transients up to +10 V and – 20 V for pulses up to 1 µs. These specifications allow designers to easily use 6.0 V or even 6.5 V gate drive settings. At 6 V gate drive voltage, the enhancement mode high electron mobility transistor (E-HEMT) is fully enhanced and reaches its optimal efficiency point. A 5 V gate drive can be used but may result in lower operating efficiency. Inherently, GaN Systems E-HEMT do not require negative gate bias to turn off. Negative gate bias ensures safe operation against the voltage spike on the gate. However, it increases the reverse conduction loss. Negative gate bias operation helps to reduce dynamic rDSON increases due to trapped charges. Operating at a zero gate bias can result in up to 30% shift in dynamic rDSON. For more details, please refer to the gate driver application note "GN001 How to Drive GaN Enhancement Mode Power Switching Transistors" at <a href="https://www.gansystems.com">www.gansystems.com</a>.

Similar to a silicon MOSFET, the external gate resistor can be used to control the switching speed and slew rate. Adjusting the resistor to achieve the desired slew rate may be needed. Lower turn-off gate resistance, R<sub>G(OFF)</sub> is recommended for better immunity to cross conduction. Please see the gate driver application note (GN001) for more details.

A standard MOSFET driver can be used as long as it supports 6V for gate drive and the UVLO is suitable for 6V operation. Gate drivers with low impedance and high peak current are recommended for fast switching speed. GaN Systems E-HEMTs have significantly lower  $Q_G$  when compared to equally sized  $R_{DS(on)}$  MOSFETs, so high speed can be reached with smaller and lower cost gate drivers.

Many non-isolated half bridge MOSFET drivers are not compatible with 6 V gate drive for GaN enhancement mode HEMT due to their high under-voltage lockout threshold. Also, a simple bootstrap method for high side gate drive will not be able to provide tight tolerance on the gate voltage. Therefore, special care should be taken when you select and use the half bridge drivers. Alternatively, isolated drivers can be used for a high side device. Please see the gate driver application note (GN001) for more details.

#### **Parallel Operation**

Doc: TGD100E90BSP\_12\_2023 Rev-

Design wide tracks or polygons on the PCB to distribute the gate drive signals to multiple devices. Keep the drive loop length to each device as short and equal length as possible.

GaN enhancement mode HEMTs have a positive temperature coefficient on-state resistance which helps to balance the current. However, special care should be taken in the driver circuit and PCB layout since the device switches at very fast speed. It is recommended to have a symmetric PCB layout and equal gate drive loop length (star connection if possible) on all parallel devices to ensure balanced dynamic current sharing. Adding a small gate resistor (1-2  $\Omega$ ) on each gate is strongly recommended to minimize the gate parasitic oscillation.

#### **Source Sensing**

The TDG100E90BSP has a dedicated source sense pin. The  $GaN_Px^@$  packaging utilizes no wire bonds so the source connection is very low inductance. The dedicated source sense pin will further enhance performance by eliminating the common source inductance if a dedicated gate drive signal kelvin connection is created. This can be achieved connecting the gate drive signal from the driver to the gate pad on the TDG100E90BSP and returning from the source sense pad on the TDG100E90BSP to the driver ground reference.

#### **Thermal**

The substrate is internally connected to the thermal pad on the bottom-side of the TDG100E90BSP. The source pad must be electrically connected to the thermal pad for optimal performance. The transistor is designed to be cooled using the printed circuit board. The Drain pad is not as thermally conductive as the thermal pad. However, adding more copper under this pad will improve thermal performance by reducing the package temperature.

#### **Thermal Modeling**

RC thermal models are available for customers that wish to perform detailed thermal simulation using SPICE. The thermal models are created using the Cauer model, an RC network model that reflects the real physical property and packaging structure of our devices. This approach allows our customers to extend the thermal model to their system by adding extra  $R_{\theta}$  and  $C_{\theta}$  to simulate the Thermal Interface Material (TIM) or Heatsink.

The RC elements are assigned to the internal layers of the TDG100E90BSP as follows



#### RC breakdown of Reic

Doc: TGD100E90BSP\_12\_2023 Rev-

| R <sub>e</sub> (°C/W)   | C <sub>θ</sub> (W⋅s/°C)    |
|-------------------------|----------------------------|
| R <sub>01</sub> = 0.024 | $C_{\theta 1} = 3.92E-05$  |
| $R_{\theta 2} = 0.372$  | $C_{\theta 2} = 2.73E-03$  |
| R <sub>03</sub> = 0.128 | $C_{\theta 3} = 6.14E-04$  |
| R <sub>04</sub> = 0.026 | C <sub>04</sub> = 9.30E-04 |

For more detail, please refer to Application Note GN007 "Modeling Thermal Behavior of GaN Systems' GaNPX® Using RC Thermal SPICE Models" available at <a href="https://www.gansystems.com">www.gansystems.com</a>



#### **Reverse Conduction**

GaN Systems enhancement mode HEMTs do not need an intrinsic body diode and there is zero reverse recovery charge. The devices are naturally capable of reverse conduction and exhibit different characteristics depending on the gate voltage. Anti-parallel diodes are not required for GaN Systems transistors as is the case for IGBTs to achieve reverse conduction performance.

On-state condition ( $V_{GS}$  = +6 V): The reverse conduction characteristics of a GaN Systems enhancement mode HEMT in the on-state is similar to that of a silicon MOSFET, with the I-V curve symmetrical about the origin and it exhibits a channel resistance,  $R_{DS(on)}$ , similar to forward conduction operation.

Off-state condition ( $V_{GS} \le 0$  V): The reverse characteristics in the off-state are different from silicon MOSFETs as the GaN device has no body diode. In the reverse direction, the device starts to conduct when the gate voltage, with respect to the drain,  $V_{GD}$ , exceeds the gate threshold voltage. At this point the device exhibits a channel resistance. This condition can be modeled as a "body diode" with slightly higher  $V_F$  and no reverse recovery charge.

If negative gate voltage is used in the off-state, the source-drain voltage must be higher than  $V_{GS(th)}+V_{GS(off)}$  in order to turn the device on. Therefore, a negative gate voltage will add to the reverse voltage drop " $V_F$ " and hence increase the reverse conduction loss.

#### **Blocking Voltage**

The blocking voltage rating,  $BV_{DS}$ , is defined by the drain leakage current. The hard (unrecoverable) breakdown voltage is approximately 30 % higher than the rated  $BV_{DS}$ . As a general practice, the maximum drain voltage should be de-rated in a similar manner as IGBTs or silicon MOSFETs. All GaN E-HEMTs do not avalanche and thus do not have an avalanche breakdown rating. The maximum drain-to-source rating is 100 V and doesn't change with negative gate voltage. A transient drain-to-source voltage of 130 V for 1  $\mu$ s is acceptable.

#### **Packaging and Soldering**

The package material is high temperature epoxy-based PCB material which is similar to FR4 but has a higher temperature rating, thus allowing the TDG100E90BSP device to be specified to 150 °C (Tj). The device can handle at least 3 reflow cycles.

It is recommended to use the reflow profile in IPC/JEDEC J-STD-020 REV D.1 (March 2008)

The basic temperature profiles for Pb-free (Sn-Ag-Cu) assembly are:

- Preheat/Soak: 60 120 seconds. Tmin = 150 °C, Tmax = 200 °C.
- Reflow: Ramp up rate 3 °C/sec, max. Peak temperature is 260 °C and time within 5 °C of peak temperature is 30 seconds.
- Cool down: Ramp down rate 6 °C/sec max.

Doc: TGD100E90BSP\_12\_2023 Rev-

Using "Non-Clean" soldering paste and operating at high temperatures may cause a reactivation of the "Non-Clean" flux residues. In extreme conditions, unwanted conduction paths may be created. Therefore, when the product operates at greater than 100 °C it is recommended to also clean the "Non-Clean" paste residues. For more details, please refer to the soldering application note "GN011-Soldering-Recommendations- for-GaNPX®-Packaged-Devices" at www.gansystems.com

# Recommended PCB Footprint for TDG100E90BSP



# Recommended Solder Stencil for TDG100E90BSP PCB Footprint



# **Dimension of stencil aperture**

0.5 x 0.5 mm 1.43 x 0.5 mm 0.97 x 0.97 mm

Thickness of stencil: 100 μm
Solder paste coverage: 70%

# **Package Dimensions**



# GaN<sub>P</sub>x® Part Marking



# TDG100E90BSP GaNpx® Tape and Reel Information



|    | Dimensions (mm) |               |                      |               |  |  |  |  |  |
|----|-----------------|---------------|----------------------|---------------|--|--|--|--|--|
|    | 13" reel        | (330 mm)      | 7" mini-reel (180 mn |               |  |  |  |  |  |
| N  | ominal          | Tolerance     | Nominal              | Tolerance     |  |  |  |  |  |
| Di | 330.0           | +/- 1.5       | 180.0                | +1.5 / - 2.0  |  |  |  |  |  |
| Wo | 22.4            | MAX           | 22.4                 | MAX           |  |  |  |  |  |
| Wi | 16.4            | + 2.0 / - 0.0 | 16.4                 | + 2.0 / - 0.1 |  |  |  |  |  |
| Hu | 100.0           | +/- 1.5       | 60.0                 | + 2.0 / - 0.0 |  |  |  |  |  |
| Hh | 17.2            | +/- 0.2       | 17.0                 | +/- 0.8       |  |  |  |  |  |
| Sw | 2.2             | +/- 0.2       | 2.0                  | +/- 0.5       |  |  |  |  |  |
| Hd | 13.0            | + 0.5 / - 0.2 | 13.1                 | +/- 0.3       |  |  |  |  |  |



Note: Wo and Wi measured at hub



| Dimensions (mm) |  |  |  |  |  |
|-----------------|--|--|--|--|--|
| nce             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.02            |  |  |  |  |  |
| 0.0             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
| 0.1             |  |  |  |  |  |
|                 |  |  |  |  |  |

# **Tape and Reel Box Dimensions**



### Outside dimensions (mm)

|   | 7" mini-reel | 13" tape-reel |
|---|--------------|---------------|
| W | 197          | 342           |
| L | 204          | 355           |
| Н | 32           | 53            |

# **Ordering Information**

| Ordering Code | Package Type/Part<br>Marking                  | Packing<br>Method | Qty | Reel Diameter | Reel Width | Origin | ECCN  |
|---------------|-----------------------------------------------|-------------------|-----|---------------|------------|--------|-------|
| TDG100E90BSP  | GaN <i>PX®</i><br>bottom cooled /<br>TDG90BE  | Mini-Reel         | 250 | 7" (180 mm)   | 16mm       | US     | EAR99 |
| TDG100E90BSPF | GaN <i>PX</i> ®<br>bottom cooled /<br>TDG90BF | Mini-Reel         | 250 | 7" (180 mm)   | 16mm       | EU     | EU    |

## **Document Definitions and Categories**

#### **Advance Information**

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Teledyne e2v HiRel Electronics reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### **Product Specification**

The data sheet contains final data. In the event Teledyne e2v HiRel Electronics decides to change the specifications, Teledyne e2v HiRel Electronics will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

#### Sales Contact

For additional information, Email us at: tdemarketing@teledyne.com

#### **Disclaimers**

The information in this document is believed to be reliable. However, Teledyne e2v HiRel Electronics assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. Teledyne e2v's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Teledyne e2v product could create a situation in which personal injury or death might occur. Teledyne e2v assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

www.tdehirel.com

### Copyright and Trademark

Trademarks are the property of their respective owners.

©2023, Teledyne e2v HiRel Electronics. All rights reserved.