



July 31, 2020

#### **Product Description**

The PE97640 is a radiation tolerant, high performance, fractional-N PLL capable of frequency synthesis up to 5 GHz. The device is optimized for commercial space applications and superior phase noise performance.

The PE97640 features a 5/6 or 10/11 dual modulus prescaler, counters, a delta sigma modulator, a phase comparator and charge pump as shown in *Figure 1*. Counter values are programmable through either a serial interface or directly hard-wired.

The PE97640 is available in a 64-lead CQFP and is manufactured on Peregrine's UltraCMOS<sup>®</sup> process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering excellent RF performance and intrinsic radiation tolerance.

## Product Specification PE97640

Radiation Tolerant UltraCMOS<sup>®</sup> Delta-Sigma Modulated Fractional-N Frequency Synthesizer for Low Phase Noise Applications

#### Features

- Frequency range
  - 5 GHz in 10/11 prescaler modulus
  - 4 GHz in 5/6 prescaler modulus
- Phase noise floor figure of merit:
  - -225 dBc/Hz
- Selectable prescaler modulus of 5/6 or 10/11
- Low power
  - 80 mA @ 2.8V
- Serial or direct mode access
- Internal phase detector
- Frequency selectivity
  - comparison frequency/2<sup>18</sup>
  - 100 krad (Si) total dose



### Figure 1. Functional Diagram





#### **Table 1. Pin Descriptions**

| Pin # | Pin<br>Name     | Valid<br>Mode | Туре   | Description                                                                   |
|-------|-----------------|---------------|--------|-------------------------------------------------------------------------------|
| 1     | LNM             | Both          | Note 2 | Low noise mode. "High" selects low noise mode. "Low" selects normal mode.     |
| 2     | V <sub>DD</sub> | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended. |
| 3     | K3              | Direct        | Note 2 | K counter bit3                                                                |
| 4     | K4              | Direct        | Note 2 | K counter bit4                                                                |
| 5     | K5              | Direct        | Note 2 | K counter bit5                                                                |
| 6     | K6              | Direct        | Note 2 | K counter bit6                                                                |
| 7     | K7              | Direct        | Note 2 | K counter bit7                                                                |
| 8     | K8              | Direct        | Note 2 | K counter bit8                                                                |
| 9     | К9              | Direct        | Note 2 | K counter bit9                                                                |
| 10    | K10             | Direct        | Note 2 | K counter bit10                                                               |
| 11    | K11             | Direct        | Note 2 | K counter bit11                                                               |





#### Table 1. Pin Descriptions (cont.)

| Pin # | Pin<br>Name     | Valid<br>Mode | Туре   | Description                                                                                                                                                                |
|-------|-----------------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12    | K12             | Direct        | Note 2 | K counter bit12                                                                                                                                                            |
| 13    | K13             | Direct        | Note 2 | K counter bit13                                                                                                                                                            |
| 14    | K14             | Direct        | Note 2 | K counter bit14                                                                                                                                                            |
| 15    | K15             | Direct        | Note 2 | K counter bit15                                                                                                                                                            |
| 16    | V <sub>DD</sub> | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                              |
| 17    | GND             | Both          |        | Ground                                                                                                                                                                     |
| 18    | K16             | Direct        | Note 2 | K counter bit16                                                                                                                                                            |
| 19    | K17             | Direct        | Note 2 | K counter bit17                                                                                                                                                            |
| 20    | M8              | Direct        | Note 2 | M counter bit8 (MSB)                                                                                                                                                       |
| 21    | M7              | Direct        | Note 2 | M counter bit7                                                                                                                                                             |
| 22    | SCLK            | Serial        | Note 2 | Serial clock input. SDATA is clocked serially into the 21-bit primary register (E_WR "low") or the 8-bit enhancement register (E_WR "high") on the rising edge of SCLK.    |
|       | M6              | Direct        | Note 2 | M counter bit6                                                                                                                                                             |
| 23    | SDATA           | Serial        | Note 2 | Binary serial data input. Input data entered MSB first.                                                                                                                    |
| 20    | M5              | Direct        | Note 2 | M counter bit5                                                                                                                                                             |
| 24    | S_WR            | Serial        | Note 2 | Serial load enable input. While S_WR is "low", SDATA can be serially clocked. Primary register data is transferred to the secondary register on S_WR rising edge.          |
|       | M4              | Direct        | Note 2 | M counter bit4                                                                                                                                                             |
| 25    | M3              | Direct        | Note 2 | M counter bit3                                                                                                                                                             |
| 26    | M2              | Direct        | Note 2 | M counter bit2                                                                                                                                                             |
| 27    | DIRECT          | Both          | Note 2 | Direct mode select. "High" enables direct mode. "Low" enables serial mode.                                                                                                 |
| 28    | M1              | Direct        | Note 2 | M counter bit1                                                                                                                                                             |
| 29    | MO              | Direct        | Note 2 | M counter bit0 (LSB)                                                                                                                                                       |
| 30    | A0              | Direct        | Note 2 | A counter bit0 (LSB)                                                                                                                                                       |
| 31    | E_WR            | Serial        | Note 2 | Enhancement register write enable. While E_WR is "high", SDATA can be serially clocked into the enhancement register on the rising edge of SCLK.                           |
|       | A1              | Direct        | Note 2 | A counter bit1                                                                                                                                                             |
| 32    | A2              | Direct        | Note 2 | A counter bit2                                                                                                                                                             |
| 33    | V <sub>DD</sub> | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                              |
| 34    | A3              | Direct        | Note 2 | A counter bit3                                                                                                                                                             |
| 35    | PRE_EN          | Direct        | Note 2 | Prescaler enable, active "low". When "high", F <sub>IN</sub> bypasses the prescaler.                                                                                       |
| 36    | PRE_5/6_SEL     | Direct        | Note 2 | 5/6 modulus select, active "High." When "Low," 10/11 modulus selected.                                                                                                     |
| 37    | V <sub>DD</sub> | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                              |
| 38    | F <sub>IN</sub> | Both          | Input  | Prescaler complementary input. A 22 pF bypass capacitor should be placed as close as possible to this pin and be connected in series with a $50\Omega$ resistor to ground. |

©2020 Teledyne e2v HiRel Electronics. All rights reserved.



#### Table 1. Pin Descriptions (cont.)

| Pin # | Pin<br>Name      | Valid<br>Mode | Туре   | Description                                                                                                                                                                                                                                                               |
|-------|------------------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39    | F <sub>IN</sub>  | Both          | Input  | Prescaler input from the VCO. A 22 pF coupling capacitor should be placed as close as possible to this pin and be connected in shunt to a $50\Omega$ resistor to ground.                                                                                                  |
| 40    | GND              | Both          |        | Ground                                                                                                                                                                                                                                                                    |
| 41    | D <sub>OUT</sub> | Both          | Output | Data out function, enabled in enhancement mode.                                                                                                                                                                                                                           |
| 42    | C <sub>EXT</sub> | Both          | Output | Logical "NAND" of internal PFD outputs, PD_ $\overline{D}$ and PD_ $\overline{U}$ , through an on chip, 2 k $\Omega$ series resistor. Connecting C <sub>EXT</sub> to an external capacitor will low pass filter the input to the inverting amplifier used for driving LD. |
| 43    | LD               | Both          | Output | Lock detect and open drain logical inversion of $C_{EXT}$ . When the loop is in lock, LD is high impedance, otherwise LD is a logic low ("0").                                                                                                                            |
| 44    | V <sub>DD</sub>  | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                                                                                                                             |
| 45    | VREF             | Both          | Output | Charge pump reference voltage                                                                                                                                                                                                                                             |
| 46    | GND              | Both          |        | Ground                                                                                                                                                                                                                                                                    |
| 47    | CP               | Both          | Output | Charge pump output                                                                                                                                                                                                                                                        |
| 48    | V <sub>DD</sub>  | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                                                                                                                             |
| 49    | V <sub>DD</sub>  | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                                                                                                                             |
| 50    | GND              | Both          |        | Ground                                                                                                                                                                                                                                                                    |
| 51    | F <sub>R</sub>   | Both          | Input  | Reference frequency input                                                                                                                                                                                                                                                 |
| 52    | V <sub>DD</sub>  | Both          | Note 1 | Power supply input. Input may range from 2.6V to 2.8V. Bypassing recommended.                                                                                                                                                                                             |
| 53    | MASH2SEL         | Both          | Note 2 | MASH 1-1 select. "High" selects MASH 1-1 mode. "Low" selects the MASH 1-1-1 mode.                                                                                                                                                                                         |
| 54    | ENH              | Both          | Note 2 | Enhancement mode. When asserted low ("0"), enhancement register bits are functional.                                                                                                                                                                                      |
| 55    | RAND_EN          | Both          | Note 2 | K register LSB toggle enable. "1" enables the toggling of LSB. This is equivalent to having an additional bit for the LSB of K register. The frequency offset as a result of enabling this bit is the phase detector comparison frequency/2 <sup>19</sup> .               |
| 56    | R0               | Direct        | Note 2 | R counter bit0 (LSB)                                                                                                                                                                                                                                                      |
| 57    | R1               | Direct        | Note 2 | R counter bit1                                                                                                                                                                                                                                                            |
| 58    | R2               | Direct        | Note 2 | R counter bit2                                                                                                                                                                                                                                                            |
| 59    | R3               | Direct        | Note 2 | R counter bit3                                                                                                                                                                                                                                                            |
| 60    | R4               | Direct        | Note 2 | R counter bit4                                                                                                                                                                                                                                                            |
| 61    | R5               | Direct        | Note 2 | R counter bit5 (MSB)                                                                                                                                                                                                                                                      |
| 62    | K0               | Direct        | Note 2 | K counter bit0 (LSB)                                                                                                                                                                                                                                                      |
| 63    | К1               | Direct        | Note 2 | K counter bit1                                                                                                                                                                                                                                                            |
| 64    | К2               | Direct        | Note 2 | K counter bit3                                                                                                                                                                                                                                                            |
| Pad   | GND              |               |        | Exposed pad: grounded for proper operation.                                                                                                                                                                                                                               |

Notes: 1. All  $V_{DD}$  pins are connected by diodes and must be supplied with the same positive voltage level. 2. All digital input pins have 70 k $\Omega$  pull-down resistors to ground.



# Table 2. Operating Ranges

| Parameter/Condition                 | Symbol          | Min | Max | Unit |
|-------------------------------------|-----------------|-----|-----|------|
| Supply voltage                      | V <sub>DD</sub> | 2.6 | 2.8 | V    |
| Operating ambient temperature range | T <sub>A</sub>  | -40 | +85 | °C   |

#### Table 3. Absolute Maximum Ratings

| Parameter/Condition             | Symbol              | Min  | Max                   | Unit |
|---------------------------------|---------------------|------|-----------------------|------|
| Supply voltage                  | V <sub>DD</sub>     | -0.3 | 3.3                   | V    |
| Voltage on any input            | VI                  | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| DC into any input               | l <sub>i</sub>      | -10  | +10                   | mA   |
| DC into any output              | lo                  | -10  | +10                   | mA   |
| Theta JC                        | θ <sub>JC</sub>     |      | 23                    | °C/W |
| Junction temperature maximum    | Tj                  |      | +125                  | °C   |
| Storage temperature range       | T <sub>ST</sub>     | -65  | +150                  | °C   |
| ESD voltage HBM <sup>*</sup>    | $V_{ESD_{HBM}}$     |      | 500                   | V    |
| RF input power, CW 50 MHz-5 GHz | P <sub>MAX-CW</sub> |      | 10                    | dBm  |

Note: \* Human Body Model (MIL-STD 883 Method 3015).

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

#### Latch-Up Immunity

Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up.

#### ELDRS

UltraCMOS devices do not include bipolar minority carrier elements and therefore do not exhibit enhanced low dose rate sensitivity.

#### Table 4. DC Characteristics @ $V_{DD}$ = 2.7V, -40 °C < $T_A$ < 85 °C, unless otherwise specified

| Symbol           | Parameter                                   | Condition                                                                  | Min                           | Тур             | Max                       | Unit |
|------------------|---------------------------------------------|----------------------------------------------------------------------------|-------------------------------|-----------------|---------------------------|------|
|                  |                                             | Prescaler disabled,<br>$f_c = 50 \text{ MHz}$ , $F_{IN} = 500 \text{ MHz}$ |                               | 41              |                           | mA   |
| I <sub>DD</sub>  | Operational supply current                  | 5/6 prescaler, $f_{c}$ = 50 MHz, $F_{\text{IN}}$ = 3 GHz                   |                               | 80              |                           | mA   |
|                  |                                             | 10/11 prescaler, $f_{\rm c}$ = 50 MHz, $F_{\rm IN}$ = 3 GHz                |                               | 82              |                           | mA   |
| All digital in   | puts: K[17:0], R[5:0], M[8:0], A[3:0], Dire | ect, PRE_EN, RAND_EN, MASH                                                 | 2_SEL, <del>ENH,</del> LMN    | l (have a 70 kΩ | pull-down resis           | tor) |
| V <sub>IH</sub>  | High level input voltage                    |                                                                            | $0.7 \text{ x V}_{\text{DD}}$ |                 |                           | V    |
| V <sub>IL</sub>  | Low level input voltage                     |                                                                            |                               |                 | $0.3\times V_{\text{DD}}$ | V    |
| I <sub>IH</sub>  | High level input current                    | V <sub>IH</sub> = V <sub>DD</sub> = 2.7V                                   |                               |                 | 100                       | μA   |
| IIL              | Low level input current                     | V <sub>IL</sub> = 0, V <sub>DD</sub> 2.7V                                  | -10                           |                 |                           | μA   |
| Reference d      | ivider input: F <sub>R</sub>                |                                                                            |                               |                 | <u>I</u>                  |      |
| I <sub>IHR</sub> | High level input current                    | $V_{IH} = V_{DD} = 2.7V$                                                   |                               |                 | 300                       | μA   |
| I <sub>ILR</sub> | Low level input current                     | V <sub>IL</sub> = 0, V <sub>DD</sub> = 2.7V                                | -300                          |                 |                           | μA   |
| Charge Pum       | p and VREF outputs: CP, VREF                |                                                                            |                               |                 |                           |      |
| I <sub>CPH</sub> | Charge pump output current                  | $V_{CP} = V_{DD} / 2$                                                      |                               | 2.5             |                           | mA   |
| I <sub>CPL</sub> | Charge pump output current                  | $V_{CP} = V_{DD} / 2$                                                      |                               | -2.5            |                           | mA   |
| VREF             | Charge pump reference voltage               | V <sub>DD</sub> = 2.7V                                                     |                               | 1.35            |                           | V    |

#### Table 4. DC Characteristics (cont.) @ $V_{DD}$ = 2.7V, -40 °C < $T_A$ < 85 °C, unless otherwise specified

| Symbol            | Parameter                                                                                                                                        | Condition                  | Min                  | Тур | Max | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|-----|-----|------|
| Digital test ou   | itputs: D <sub>out</sub> (totem-pole)                                                                                                            |                            |                      |     |     |      |
| V <sub>OLD</sub>  | Output voltage LOW                                                                                                                               | I <sub>OUT</sub> = 200 μA  |                      |     | 0.4 | V    |
| V <sub>OHD</sub>  | Output voltage HIGH                                                                                                                              | I <sub>OUT</sub> = –200 μA | $V_{DD} - 0.4$       |     |     | V    |
| Lock detect o     | utputs: (C <sub>EXT</sub> <totem-pole>, LD <open-drai< td=""><td>n CMOS&gt;)</td><td></td><td></td><td>·</td><td></td></open-drai<></totem-pole> | n CMOS>)                   |                      |     | ·   |      |
| V <sub>OLC</sub>  | Output voltage LOW, C <sub>EXT</sub>                                                                                                             | I <sub>OUT</sub> = 0.1 mA  |                      |     | 0.4 | V    |
| V <sub>OHC</sub>  | Output voltage HIGH, C <sub>EXT</sub>                                                                                                            | I <sub>OUT</sub> = -0.1 mA | V <sub>DD</sub> -0.4 |     |     | V    |
| V <sub>OLLD</sub> | Output voltage LOW, LD                                                                                                                           | I <sub>OUT</sub> = 1 mA    |                      |     | 0.4 | V    |

#### Table 5. AC Characteristics @ $V_{DD}$ = 2.7V, –40 °C < $T_A$ < 85 °C, unless otherwise specified

| Symbol            | Parameter                                              | Condition                                      | Min             | Тур | Max | Unit |
|-------------------|--------------------------------------------------------|------------------------------------------------|-----------------|-----|-----|------|
| Control inte      | rface and latches (see <i>Figures 7</i> and <i>8</i> ) |                                                |                 |     | •   |      |
| f <sub>Clk</sub>  | Serial data clock frequency <sup>1</sup>               |                                                |                 |     | 10  | MHz  |
| t <sub>CIkH</sub> | Serial clock HIGH time                                 |                                                | 30              |     |     | ns   |
| t <sub>CikL</sub> | Serial clock LOW time                                  |                                                | 30              |     |     | ns   |
| t <sub>DSU</sub>  | SDATA set-up time to SCLK rising edge                  |                                                | 10              |     |     | ns   |
| t <sub>DHLD</sub> | SDATA hold time after SCLK rising edge                 |                                                | 10              |     |     | ns   |
| t <sub>PW</sub>   | S_WR pulse width                                       |                                                | 30              |     |     | ns   |
| t <sub>CWR</sub>  | SCLK rising edge to S_WR rising edge                   |                                                | 30              |     |     | ns   |
| t <sub>CE</sub>   | SCLK falling edge to E_WR transition                   |                                                | 30              |     |     | ns   |
| t <sub>WRC</sub>  | S_WR falling edge to SCLK rising edge                  |                                                | 30              |     |     | ns   |
| t <sub>EC</sub>   | E_WR transition to SCLK rising edge                    |                                                | 30              |     |     | ns   |
| Main divider      | 10/11 (including prescaler)                            |                                                |                 |     |     |      |
| P <sub>F_IN</sub> | Input level range                                      | External AC coupling<br>4 GHz ≤ freq ≤ 5 GHz   | -3 <sup>2</sup> |     | 5   | dBm  |
| Main divider      | 5/6 (including prescaler)                              |                                                |                 |     |     |      |
| $P_{F_{IN}}$      | Input level range                                      | External AC coupling<br>800 MHz ≤ freq < 4 GHz | -3 <sup>2</sup> |     | 5   | dBm  |
| Main divider      | (prescaler bypassed)                                   |                                                |                 | 4   | L   | l    |
| F <sub>IN</sub>   | Operating frequency                                    |                                                | 50              |     | 800 | MHz  |
| P <sub>F_IN</sub> | Input level range                                      | External AC coupling                           | -5 <sup>2</sup> |     | 5   | dBm  |
| Reference d       | ivider                                                 | 1                                              |                 | 1   |     |      |
| F <sub>R</sub>    | Operating frequency                                    |                                                |                 |     | 100 | MHz  |
| P <sub>FR</sub>   | Reference input power <sup>3</sup>                     | Single-ended input                             | -5 <sup>4</sup> |     | 7   | dBm  |
| Phase detec       | tor                                                    | 1                                              | 1               | 1   | 1   | 1    |
| f <sub>c</sub>    | Comparison frequency                                   |                                                |                 |     | 50  | MHz  |

#### Table 5. AC Characteristics @ V<sub>DD</sub> = 2.7V, -40 °C < T<sub>A</sub> < 85 °C, unless otherwise specified (cont.)

| Symbol                                                                                                                           | Parameter                                                                            | Condition                   | Min | Тур  | Max | Unit   |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------|-----|------|-----|--------|
| SSB phase n                                                                                                                      | oise 5/6 prescaler ( $F_{IN}$ = 3 GHz, $f_c$ = 50 MH                                 | z, LBW = 150 kHz, LNM mode) |     |      |     |        |
| $\Phi_{\sf N}$                                                                                                                   | Phase noise                                                                          | 100 Hz offset               |     | -95  |     | dBc/Hz |
| $\Phi_{\sf N}$                                                                                                                   | Phase noise                                                                          | 1 kHz offset                |     | -102 |     | dBc/Hz |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 10 kHz offset               |     | -110 |     | dBc/Hz |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 50 kHz offset               |     | -112 |     | dBc/Hz |
| SSB phase n                                                                                                                      | oise 10/11 prescaler ( $F_{IN} = 4 \text{ GHz}, f_c = 25 \text{ M}$                  | /Hz, LBW = 150 kHz)         |     |      | •   |        |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 100 Hz offset               |     | -92  |     | dBc/Hz |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 1 kHz offset                |     | -99  |     | dBc/Hz |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 10 kHz offset               |     | -105 |     | dBc/Hz |
| $\Phi_{N}$                                                                                                                       | Phase noise                                                                          | 50 kHz offset               |     | -105 |     | dBc/Hz |
| Phase noise                                                                                                                      | figure of merit (FOM)⁵                                                               |                             |     |      |     |        |
| 5014                                                                                                                             |                                                                                      | 5/6 prescaler               |     | -263 |     | dBc/Hz |
| FOM <sub>flicker</sub>                                                                                                           | Flicker figure of merit                                                              | 10/11 prescaler             |     | -260 |     | dBc/Hz |
| FOM                                                                                                                              | Electriques of morit                                                                 | 5/6 prescaler               |     | -225 |     | dBc/Hz |
| FOM <sub>floor</sub>                                                                                                             | Floor figure of merit                                                                | 10/11 prescaler             |     | -223 |     | dBc/Hz |
| FOM <sub>flicker</sub> PN <sub>flicker</sub> = FOM <sub>flicker</sub> + 20log (f <sub>vco</sub> ) – 10log (f <sub>offset</sub> ) |                                                                                      |                             |     |      |     | dBc/Hz |
| FOM <sub>floor</sub>                                                                                                             | $PN_{floor} = FOM_{floor} + 10log (f_{pfd}) + 20log (f_{vco}/f_{pfd})$               |                             |     |      |     | dBc/Hz |
| FOM <sub>total</sub>                                                                                                             | PN <sub>total</sub> = 10log (10 [PN <sub>flicker</sub> /10] + 10 [PN <sub>floc</sub> |                             |     |      |     | dBc/Hz |

Notes: 1. f<sub>clk</sub> is verified during the functional pattern test. Serial programming sections of the functional pattern are clocked at 10 MHz to verify f<sub>clk</sub> specification.

2. 0 dBm minimum is recommended for improved phase noise performance when sine-wave is applied.

3. CMOS logic levels can be used to drive the reference input. If the  $V_{DD}$  of the CMOS driver matches the  $V_{DD}$  of the PLL IC, then the reference input can be DC coupled. Otherwise, the reference input should be AC coupled. For sine-wave inputs, the minimum amplitude needs to be 0.5  $V_{PP}$ . The maximum level should be limited to prevent ESD diodes at the pin input from turning on. Diodes will turn on at one forward-bias diode drop above  $V_{DD}$  or below GND. The DC voltage at the Reference input is  $V_{DD}/2$ .

4. +2 dBm or higher is recommended for improved phase noise performance.

5. The phase noise can be separated into two normalized specifications: a floor figure of merit and a flicker figure of merit. To accurately measure the phase noise floor without the contribution of the flicker noise, the loop bandwidth is set to 150 kHz and the phase noise is measured at a frequency offset near 50 kHz. The flicker noise is measured at a frequency offset  $\leq$  1000 Hz. The formula assumes a -10 dB/decade slope versus frequency offset.



#### Figure 4. Equivalent Input Diagram: Digital Input



#### Figure 5. Equivalent Input Diagram: Reference Input





#### Figure 6: Equivalent Input Diagram: Main Input







#### **Functional Description**

The PE97640 consists of a prescaler, counters, an 18-bit delta-sigma modulator (DSM), a phase detector and charge pump. The dual modulus prescaler divides the VCO frequency by either 5/6 or 10/11, depending on the value of the modulus select. Counters R and M divide the reference and prescaler output, respectively, by integer values stored in a 20-bit register. An additional counter (A) is used in the modulus select logic. The DSM modulates the A counter outputs in order to achieve the desired fractional step.

The phase detector generates up and down frequency control signals that drive the charge pump. Data is written into the internal registers via the three wire serial bus. There are also various operational and test modes and a lock detect output.

#### Figure 7. Functional Block Diagram





#### Main Counter Chain

#### Normal Operating Mode

Setting the  $\overrightarrow{PRE}$ \_EN control bit LOW enables the  $\div$  5/6 or  $\div$  10/11 prescaler. The prescaler can be set to either a 5/6 or 10/11 modulus based on the  $\overrightarrow{PRE}$ \_5/6\_SEL pin. The main counter chain divides the RF input frequency ( $F_{IN}$ ) by an integer or fractional number derived from the values in the M, A counters and the DSM input word K.

The part can be operated in Integer-N mode or in two different fractional-n modes. Setting K = 0operates the part in integer-n mode. Setting K to a non-zero value operates the part in either fractional-n mode. The fractional-n modes use a MASH (**M**ultist**A**ge noise **SH**aping) decimation structure.

The MASH-1-1 mode is a 2nd order fractional dithering using four  $(2^2)$  N values: N-1, N, N+1, N+2.

MASH-1-1-1 mode is a 3rd order fractional dithering using eight (2<sup>3</sup>) N values: N-3, N-2, N-1, N, N+1, N+2, N+3, N+4.

Setting the MASH2SEL pin HIGH enables MASH-1-1 mode and LOW enables MASH-1-1-1 mode. MASH-1-1 has a 40 dB/dec slope away from the carrier while MASH-1-1-1 has a 60 dB/dec slope.

The 18-bit accumulator size fixes the fractional value to K/2<sup>18</sup>. However, there is an additional bit in the DSM that acts like an extra bit (19<sup>th</sup> bit). This bit is enabled by setting the RAND\_EN pin HIGH. Enabling this bit has the benefit of reducing the spurious levels. However, a small, positive frequency offset will occur which is calculated as

$$F_{offset} = [F_R / (R+1)] / 2^{19}$$
(1)

Using the part in either MASH mode will yield a fractional spur at

F<sub>spur</sub> =

 $[(2K + RAND_EN) / 2^{19}] \times f_c \quad 1 \leq K \leq 2^{17} (2)$ [1 - (2K + RAND\_EN) / 2^{19}] \times f\_c \quad (2^{17} + 1) \leq K \leq (2^{18} - 1)

Where  $f_c$  is the comparison frequency.

MASH-1-1-1 mode reduces this spur for an increase in the phase noise and decrease in the number of valid programming frequencies.

All of the following equations do not take into account the frequency offset from RAND\_EN. If this offset is important to a specific frequency plan, it should be taken into account accordingly.

©2020 Teledyne e2v HiRel Electronics. All rights reserved.

During normal operation, the output from the main counter chain ( $f_p$ ) is related to the VCO frequency ( $F_{IN}$ ) by the following equations:

 $\frac{10/11 \text{ modulus}}{f_p = F_{IN} / (N + K / 2^{18})}$ where  $N = 10 \times (M + 1) + A$   $A \le M + 1, 1 \le M \le 511$ 5/6 modulus

$$f_p = F_{IN} / [N + K / 2^{18}]$$
 (4)  
where  
 $N = 5 \times (M + 1) + A$ 

 $A \leq M + 1, 1 \leq M \leq 511$ 

When the loop is locked,  $F_{IN}$  is related to the reference frequency ( $F_R$ ) by the following equation:

10/11 modulus

$$F_{IN} = [N + K / 2^{18}] \times [F_R / (R + 1)]$$
(5)  
where  
$$N = 10 \times (M + 1) + A$$
$$A \le M + 1, 1 \le M \le 511$$
E/6 moduluo

5/6 modulus

 $F_{IN} = (N + K / 2^{18}) \times [F_R / (R + 1)]$  (6) where

 $N=5\times(M+1)+A$ 

$$A \leq M + 1, 1 \leq M \leq 511$$

A consequence of the upper limit on A is that: In Integer-N mode, to obtain contiguous channels,

 $F_{IN}$  must be  $\ge 90 \times [F_R / (R + 1)]$  with 10/11 modulus.

 $F_{IN}$  must be  $\ge 20 \times [F_R / (R + 1)]$  with the 5/6 modulus.

In MASH-1-1 mode, to obtain contiguous channels,

 $F_{IN}$  must be  $\ge 91 \text{ x} [F_R / (R + 1)]$  with 10/11 modulus.

 $F_{IN}$  must be  $\ge 21 \text{ x} [F_R / (R + 1)]$  with 5/6 modulus.

In MASH-1-1-1 mode, to obtain contiguous channels,

 $F_{IN}$  must be  $\ge 93 \times [F_R / (R + 1)]$  with 10/11 modulus.

 $F_{IN}$  must be  $\geq 23 \times [F_R / (R + 1)]$  with 5/6 modulus.

The A counter can accept values as high as 15, but in typical operation it will cycle from 0-to-9 between increments in M. Programming the M counter with the minimum allowed value of "1" will result in a minimum M counter divide ratio of "2".

#### Prescaler Bypass Mode

Setting the frequency control register bit  $\overrightarrow{PRE}_{EN}$  HIGH allows  $F_{IN}$  to bypass the  $\div$  5/6 or  $\div$  10/11 prescaler. In this mode, the prescaler and A counter are powered down, and the input VCO frequency is divided by the M counter directly.

The following equation relates  $F_{IN}$  to the reference frequency  $F_R$ :

| $F_{IN} = (M + 1 + K / 2^{18}) \times [F_R / (R + 1)]$ | (7) |
|--------------------------------------------------------|-----|
|--------------------------------------------------------|-----|

| where           |                           |
|-----------------|---------------------------|
| Int-N mode      | $1 \le M \le 511$         |
| MASH-1-1 mode   | <b>2</b> ≤ <i>M</i> ≤ 509 |
| MASH-1-1-1 mode | $4 \le M \le 507$         |

#### **Reference Counter**

The reference counter chain divides the reference frequency  $F_R$  down to the phase detector comparison frequency  $f_c$ .

The output frequency of the 6-bit R counter is related to the reference frequency by the following equation:

| $f_c = F_R / (R + 1)$       | (8) |
|-----------------------------|-----|
| where                       |     |
| $0 \leq \mathbf{R} \leq 63$ |     |

Note that programming R with "0" will pass the reference frequency ( $F_R$ ) directly to the phase detector.

#### Serial Interface Mode

While the E\_WR input is LOW and the S\_WR input is LOW, serial input data (SDATA input),  $B_0$  to  $B_{20}$ , is clocked serially into the primary register on the rising edge of SCLK, MSB ( $B_0$ ) first. The contents from the primary register are transferred into either the secondary register or the auxiliary register on the rising edge of S\_WR depending on the value of the address bit (B20) according to the timing diagram shown in *Figure 8*. Data is transferred to the counters as shown in *Table 7* and *Table 8*. While the E\_WR input is HIGH and the S\_WR input is LOW, serial input data (SDATA input),  $B_0$  to  $B_7$ , is clocked serially into the enhancement register on the rising edge of SCLK, MSB ( $B_0$ ) first. The enhancement register is double buffered to prevent inadvertent control changes during serial loading, with buffer capture of the serially entered data performed on the falling edge of E\_WR according to the timing diagram shown in *Figure 8*. After the falling edge of E\_WR, the data provides control bits as shown in *Table 9* and *Table 10* with bit functionality enabled by asserting the ENH input LOW.

#### Direct Interface Mode

Direct Interface Mode is selected by setting the Direct input HIGH.

Counter control bits are set directly at the pins as shown in *Table 7* and *Table 8*. The counters will load from the pin states upon terminal count.

#### **Phase Detector**

The phase detector is triggered by rising edges from the main counter ( $f_p$ ) and the reference counter ( $f_c$ ). It has two outputs, namely PD\_D and PD\_U. These outputs are internal signals and are not brought out to pins. If the divided VCO leads the divided reference in phase or frequency ( $f_p$ leads  $f_c$ ), PD\_D pulses LOW. If the divided reference leads the divided VCO in phase or frequency ( $f_c$  leads  $f_p$ ), PD\_U pulses LOW. The width of either pulse is directly proportional to phase offset between the two input signals,  $f_p$ and  $f_c$ .

A lock detect output, LD is also provided, via the pin  $C_{EXT}$ .  $C_{EXT}$  is the logical NAND of PD\_U and PD\_D waveforms, which is driven through a series 2 k $\Omega$  resistor. Connecting  $C_{EXT}$  to an external shunt capacitor provides low pass filtering of this signal.  $C_{EXT}$  also drives the input of an internal inverting comparator with an open drain output. Thus LD is an AND function of PD\_U and PD\_D.







#### Charge Pump

The charge pump is driven by the two outputs from the phase detector. If the divided VCO leads the divided reference in phase or frequency ( $f_p$  lead  $f_c$ ), the charge pump will source current from V<sub>DD</sub>. The charge pump source and sink current varies proportionally with the voltage at the CP pin. These two currents have a matching value near 2.5 mA at a V<sub>CP</sub> of V<sub>DD</sub>/2. The VREF pin provides a reference voltage of V<sub>DD</sub>/2. It is necessary to use the charge pump with an active loop filter as shown in *Figure 1*.

An external resistor is required from the charge pump output to  $V_{DD}$ . This resistor enhances the phase noise performance by improving the linearity of the charge pump.

#### Low Noise Mode

During normal operation, the charge pump can generate digital noise, which can result in slightly higher phase noise. Low noise mode can be used to keep noisy digital events consistently the same at critical moments when charge pump is on. The following conditions apply to the programming of the M and A counters for each mode of operation.

#### 5/6 Prescaler

Sometimes simply using A > 4 alone without activating LNM mode can achieve similar phase noise improvement as LNM mode. In these cases, using normal mode is preferred because the limitation of equation (10) under LNM mode will not apply. What will apply for A > 4 becomes M  $\geq$ A–2 or equivalently, A  $\leq$  M+2, which is less restrictive. For 5/6 prescaler mode, the M and A counters in normal mode are equivalent to M-1 and A+5 in LNM mode. In normal mode, A=0-to-4 are typically used, which has only five A codes needed to fully program contiguous frequencies. In LNM mode, A=3-to-7 or A=4-to-8 can be used, which still guarantees five A codes to provide fully contiguous frequencies.

5/6 Modulus LNM

| $3 \leq A \leq 11$                       | (9)  |
|------------------------------------------|------|
| $M \ge A+3$ or equivalently, $A \le M-3$ | (10) |

#### 10/11 Prescaler

In 10/11 prescaler mode, the M and A counters in normal mode are equivalent to M–1 and A+10 in LNM mode. In normal mode, A=0-to-9 are typically used and in most cases, A=0, 1, 2, 7, 8 and 9 may exhibit slightly higher phase noise compared to LNM mode. In these cases, a user should program both M and A=0-to-M-1 and A=10, and M and A=1-to-M-1 and A=11. For example:

#### Table 6. M and A Counters

| Norma | l Mode | Low Noi | se Mode |
|-------|--------|---------|---------|
| М     | А      | М       | А       |
| 15    | 0      | 14      | 10      |
| 15    | 1      | 14      | 11      |

For all other A values except for A=2, simply enable LNM mode if the phase noise improvement in LNM mode is significant compared to normal mode. The following equations define the programming range limitations for the LNM mode. For A=2, it can only be operated in normal mode.

10/11 Modulus LNM

| $3 \leq A \leq 11$                       | (11) |
|------------------------------------------|------|
| $M \ge A+3$ or equivalently, $A \le M-3$ | (12) |



#### Table 7. Secondary Register Programming

| Interface<br>Mode | ENH | R₅             | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | PRE_EN         | M <sub>6</sub> | M <sub>5</sub> | M4             | M3             | M <sub>2</sub> | M <sub>1</sub>  | Mo              | R <sub>3</sub>  | R <sub>2</sub>  | R <sub>1</sub>  | R <sub>0</sub>  | A <sub>3</sub>  | A <sub>2</sub>  | <b>A</b> 1      | A <sub>0</sub>  | Addr            |
|-------------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Serial*           | 1   | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | B <sub>4</sub> | B <sub>5</sub> | B <sub>6</sub> | B <sub>7</sub> | B <sub>8</sub> | B <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> | B <sub>16</sub> | B <sub>17</sub> | B <sub>18</sub> | B <sub>19</sub> | B <sub>20</sub> |
| Direct            | 1   | R₅             | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | PRE_EN         | M <sub>6</sub> | $M_5$          | M <sub>4</sub> | M <sub>3</sub> | M <sub>2</sub> | M <sub>1</sub>  | M <sub>0</sub>  | R <sub>3</sub>  | R <sub>2</sub>  | R <sub>1</sub>  | R <sub>0</sub>  | A <sub>3</sub>  | A <sub>2</sub>  | A <sub>1</sub>  | A <sub>0</sub>  | 0               |

Note: \* Serial data clocked serially on SCLK rising edge while E\_WR LOW and captured in secondary register on S\_WR rising edge.

MSB (first in)

(last in) LSB

#### **Table 8. Auxiliary Register Programming**

| Interface<br>Mode | ENH | K <sub>17</sub> | K <sub>16</sub> | K <sub>15</sub> | K <sub>14</sub> | K <sub>13</sub> | K <sub>12</sub> | <b>K</b> 11            | K <sub>10</sub> | K۹             | K <sub>8</sub> | <b>K</b> 7      | K <sub>6</sub>  | K₅              | K4              | K <sub>3</sub>  | K <sub>2</sub>  | <b>K</b> 1      | K <sub>0</sub>  | Rsrv            | Rsrv            | Addr            |
|-------------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------------|-----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Serial*           | 1   | B <sub>0</sub>  | B <sub>1</sub>  | B <sub>2</sub>  | B <sub>3</sub>  | B <sub>4</sub>  | B <sub>5</sub>  | B <sub>6</sub>         | B <sub>7</sub>  | B <sub>8</sub> | B <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> | B <sub>16</sub> | B <sub>17</sub> | B <sub>18</sub> | B <sub>19</sub> | B <sub>20</sub> |
| Direct            | 1   | K <sub>17</sub> | K <sub>16</sub> | K <sub>15</sub> | K <sub>14</sub> | K <sub>13</sub> | K <sub>12</sub> | <b>K</b> <sub>11</sub> | K <sub>10</sub> | K <sub>9</sub> | K <sub>8</sub> | K <sub>7</sub>  | K <sub>6</sub>  | K <sub>5</sub>  | K <sub>4</sub>  | K <sub>3</sub>  | K <sub>2</sub>  | K <sub>1</sub>  | K <sub>0</sub>  | Х               | Х               | 1               |

Note: \* Serial data clocked serially on SCLK rising edge while E\_WR LOW and captured in auxiliary register on S\_WR rising edge.

MSB (first in)

(last in) LSB

(last in) LSB

#### **Table 9. Enhancement Register Programming**

| Interfa<br>Mod |     | ENH | Direct | Reserved       | Reserved       | f <sub>p</sub> output | Power<br>Down  | Counter<br>Ioad | MSEL<br>output | f <sub>c</sub> output | LD Disable     |
|----------------|-----|-----|--------|----------------|----------------|-----------------------|----------------|-----------------|----------------|-----------------------|----------------|
| Seria          | al* | 0   | 0      | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub>        | B <sub>3</sub> | B <sub>4</sub>  | $B_5$          | B <sub>6</sub>        | B <sub>7</sub> |

Note: \* Serial data clocked serially on SCLK rising edge while E\_WR HIGH and captured in the double buffer on E\_WR falling edge.

| MSB | (first | in) |
|-----|--------|-----|

۸

Document No. DOC-14914-11B2B | www.tdehirel.com



#### Figure 8. Serial Interface Mode Timing Diagram



#### **Enhancement Register**

The functions of the enhancement register bits are shown below with all bits active "high".

#### Table 10. Enhancement Register Bit Functionality

|       | Bit Function          | Description                                                                                        |
|-------|-----------------------|----------------------------------------------------------------------------------------------------|
| Bit 0 | Reserve*              | Reserved.                                                                                          |
| Bit 1 | Reserve*              | Reserved.                                                                                          |
| Bit 2 | f <sub>p</sub> output | Drives the M counter output onto the D <sub>OUT</sub> output.                                      |
| Bit 3 | Power down            | Power down of all functions except programming interface.                                          |
| Bit 4 | Counter load          | Immediate and continuous load of counter programming.                                              |
| Bit 5 | MSEL output           | Drives the internal dual modulus prescaler modulus select (MSEL) onto the D <sub>OUT</sub> output. |
| Bit 6 | f <sub>c</sub> output | Drives the reference counter output onto the D <sub>OUT</sub> output.                              |
| Bit 7 | LD disable            | Disables the LD pin for quieter operation.                                                         |

Note: \* Program to 0.







REV 99, 102017



#### Figure 10. Top Marking Specifications



Line 1: Pin 1 indicator  $\triangle$ , e2v and Peregrine logo Line 2: Part number (XX will be specified by the purchase order) Line 3: Date code (last two digits of the year and work week) Line 4: Wafer lot # (as many characters as room allows) Line 5: DOP # (e2v internal / 5 digits / optional, as room allows) Line 6: Serial # (5 digits minimum)

Note: There is **NO** backside marking on any of the Peregrine products.

#### Table 11. Ordering Information

| Order Code | Description         | Packaging    | Shipping Method |
|------------|---------------------|--------------|-----------------|
| 97640-01*  | Engineering samples | 64-lead CQFP | Tray            |
| 97640-11   | Flight units        | 64-lead CQFP | Тгау            |
| 97640-00   | Evaluation kit      |              | 1/Box           |

Note: \* The 97640-01 devices are engineering sample (ES) prototype units intended for use as initial evaluation units for customers of the PE97640-11 flight units. The PE97640-01 device provides the same functionality and footprint as the PE97640-11 space qualified device, and intended for engineering evaluation only. They are tested at +25 °C only and processed to a non-compliant flow (e.g. no burn-in, non-hermetic, etc). These units are non-hermetic and are not suitable for qualification, production, radiation testing or flight use.

#### Sales Contact and Information

#### <u>Contact Information:</u> Teledyne e2v Hirel Electronics ~ www.tdehirel.com

<u>Advance Information</u>: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. **Preliminary:** Specification: The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. <u>Product Specification</u>: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

©2020 Teledyne e2v HiRel Electronics. All rights reserved.

The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights orlicenses to any circuits described in this datasheet are implied or granted to any third party. Peregnne's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, UltraCM OS and UTSi are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. Peregrine products are protected under one or more of the following U.S. Patents: http://patents.psemi.com.

Document No. DOC-14914-11B2B www.tdehirel.com