## MOTOROLA SEMICONDUCTOR I TECHNICAL DATA # Phase-Locked Loop High-Performance Silicon-Gate CMOS The MC54/74HC4046A is similar in function to the MC14046 Metal gate CMOS device. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. The HC4046A phase-locked loop contains three phase comparators, a voltagecontrolled oscillator (VCO) and unity gain op-amp DEMOUT. The comparators have two common signal inputs, COMPIN, and SIGIN. Input SIGIN and COMPIN can be used directly coupled to large voltage signals, or indirectly coupled (with a series capacitor to small voltage signals). The self-bias circuit adjusts small voltage signals in the linear region of the amplifier. Phase comparator 1 (an exclusive OR gate) provides a digital error signal PC1OUT and maintains 90 degrees phase shift at the center frequency between SIGIN and COMPIN signals (both at 50% duty cycle). Phase comparator 2 (with leading-edge sensing logic) provides digital error signals PC2OUT and PCPOUT and maintains a 0 degree phase shift between SIGIN and COMPIN signals (duty cycle is immaterial). The linear VCO produces an output signal VCOOUT whose frequency is determined by the voltage of input VCOIN signal and the capacitor and resistors connected to pins C1A, C1B, R1 and R2. The unity gain op-amp output DEMOUT with an external resistor is used where the VCOIN signal is needed but no loading can be tolerated. The inhibit input, when high, disables the VCO and all op-amps to minimize standby power consumption. Applications include FM and FSK modulation and demodulation, frequency synthesis and multiplication, frequency discrimination, tone decoding, data synchronization and conditioning, voltage-to-frequency conversion and motor speed control. - Output Drive Capability: 10 LSTTL Loads - Low Power Consumption Characteristic of CMOS Devices - · Operating Speeds Similar to LSTTL - Wide Operating Voltage Range: 3.0 to 6.0 V - Low Input Current: 1.0 μA Maximum (except SIGIN and COMPIN) - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Low Quiescent Current: 80 μA Maximum (VCO disabled) - · High Noise Immunity Characteristic of CMOS Devices - · Diode Protection on all Inputs - Chip Complexity: 279 FETs or 70 Equivalent Gates | Pin No. | Symbol | Name and Function | | |---------|--------------------|-------------------------------|--| | 1 | PCPOUT | Phase Comparator Pulse Output | | | 2 | PC1OUT | Phase Comparator 1 Output | | | 3 | COMPIN | Comparator Input | | | 4 | VCOOUT | VCO Output | | | 5 | INH . | Inhibit Input | | | 6 | C1A | Capacitor C1 Connection A | | | 7 | C1B | Capacitor C1 Connection B | | | 8 | GND | Ground (0 V) VSS | | | 9 | VCOIN | VCO Input | | | 10 | DEMOUT | Demodulator Output | | | 11 | R1 | Resistor R1 Connection | | | 12 | R2 | Resistor R2 Connection | | | 13 | PC2 <sub>OUT</sub> | Phase Comparator 2 Output | | | 14 | SIGIN | Signal Input | | | 15 | PC3 <sub>OUT</sub> | Phase Comparator 3 Output | | | 16 | Vcc | Positive Supply Voltage | | # MC54/74HC4046A 5 | MAXIM | UM RATINGS* | | | |------------------|-----------------------------------------------------------------------------------|------------------------------|------| | Symbol | Parameter | Value | Unit | | VCC | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | ν | | Vin | DC Input Voltage (Referenced to GND) | -1.5 to V <sub>CC</sub> +1.5 | V | | Vout | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> +0.5 | ٧ | | lin | DC Input Current, per Pin | ±20 | mA | | lout | DC Output Current, per Pin | ±25 | mA | | lcc | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | PD | Power Dissipation in Still Air, Plastic or Ceramic DIPt<br>SOIC Packaget | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP)<br>(Ceramic DIP) | 260<br>300 | °C | should be constrained to the range $GND \le (V_{in} \text{ or } V_{out}) \le V_{CC}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this hi-impedance circuit. For proper operation, Vin and Vout \*Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. †Derating — Plastic DIP: —10 mW/°C from 65° to 125°C Ceramic DIP: —10 mW/°C from 100° to 125°C SOIC Package: —7 mW/°C from 65° to 125°C For high frequency or heavy load considerations, see Chapter 4. | RECOM | MENDED OPERATING CONDIT | IONS | | | | |-----------------------------------|-------------------------------------|-------------------------------------------------------------------------------|-----|-------------|------| | Symbol | Parameter | | Min | Max | Unit | | Vcc | DC Supply Voltage (Referenced to | GND) VCO only | 3.0 | 6.0 | ٧ | | Vcc | DC Supply Voltage (Referenced to | GND) NON-VCO | 2.0 | 6.0 | ٧ | | V <sub>in.</sub> V <sub>out</sub> | DC Input Voltage, Output Voltage ( | (Referenced to GND) | 0 | Vcc | V | | TA | Operating Temperature, All Package | ge Types | -55 | +125 | °c | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time<br>(Pin 5) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0 | 1000<br>500 | ns | | | (, ) | V <sub>CC</sub> = 6.0 V | 0 | 400 | | #### [Phase Comparator Section] | | | CS (Voltages Referenced to GND) | | Gua | aranteed Lim | nit | | |--------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>C</sub> C<br>Volts | 25°C to<br>-55°C | ≤ 85°C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage DC Coupled<br>SIGIN, COMPIN | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | ٧ | | VţL | Maximum Low-Level Input<br>Voltage DC Coupled<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | ٧ | | VOH | Minimum High-Level Output Voltage PCPOUT, PCnOUT | $V_{in} = V_{IH} \text{ or } V_{IL}$ $ I _{Out} \le 20 \text{ mA}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{IR} = V_{IH} \text{ or } V_{IL}$ $ I_{Out} \le 4.0 \text{ mA}$ $ I_{Out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.7<br>5.2 | | NOTE: Information on typical parametric values can be found in Chapter 4. (continued) | Symbol | Parameter | | 1 | Guaranteed Limit | | | | | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|--------------------------------|--------------------------------|---------------------------------|------|--| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>Volts | 25°C to<br>-55°C | ≤ 85°C | ≤ 125°C | Unit | | | VOL | Maximum Low-Level Output Voltage Qa-Qh PCPOUT, PCnOUT | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | ٧ | | | | | $V_{in} = V_{iH}$ or $V_{iL}$<br>$ I_{out} \le 4.0 \text{ mA}$<br>$ I_{out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.4<br>0.4 | | | | l <sub>in</sub> | Maximum Input Leakage Current<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | V <sub>in</sub> = V <sub>CC</sub> or GND | 2.0<br>3.0<br>4.5<br>6.0 | ±3.0<br>±7.0<br>±18.0<br>±30.0 | ±4.0<br>±9.0<br>±23.0<br>±38.0 | ±5.0<br>±11.0<br>±27.0<br>±45.0 | μА | | | loz | Maximum Three-State<br>Leakage Current<br>PC2OUT | Output in High-Impedance State Vin = VIH or VIL Vout = VCC or GND | 6.0 | ±0.5 | ±5.0 | ±10 | μА | | | lcc | Maximum Quiescent Supply<br>Current (per Package)<br>(VCO disabled)<br>Pins 3, 5 and 14 at VCC<br>Pin 9 at GND; Input Leakage at<br>Pins 3 and 14 to be excluded | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | 4.0 | 40 | 160 | μА | | ### [Phase Comparator Section] | O | _ | 1 | Guaranteed Limit | | | | | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|-----------------|------------------|-----|--| | Symbol | Parameter | V <sub>CC</sub><br>Volts | 25°C to<br>-55°C | ≤ 85°C | ≤ 125°C | Uni | | | tpLH,<br>tPHL | Maximum Propagation Delay, SIG <sub>IN</sub> /COMP <sub>IN</sub> to PC1 <sub>OUT</sub> (Figure 1) | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | пѕ | | | tPLH,<br>tPHL | Maximum Propagation Delay, SIGIN/COMPIN to PCPOUT (Figure 1) | 2.0<br>4.5<br>6.0 | 340<br>68<br>58 | 425<br>85<br>72 | 510<br>102<br>87 | ns | | | tPLH,<br>tPHL | Maximum Propagation Delay, SIGIN/COMPIN to PC3OUT (Figure 1) | 2.0<br>4.5<br>6.0 | 270<br>54<br>46 | 340<br>68<br>58 | 405<br>81<br>69 | ns | | | <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, SIG <sub>IN</sub> /COMP <sub>IN</sub> Output Disable Time to PC2 <sub>OUT</sub> (Figures 2 and 3) | 2.0<br>4.5<br>6.0 | 200<br>40<br>34 | 250<br>50<br>43 | 300<br>60<br>51 | ns | | | <sup>t</sup> PZH <sup>,</sup><br><sup>t</sup> PZL | Maximum Propagation Delay, SIG <sub>IN</sub> /COMP <sub>IN</sub> Output<br>Enable Time to PC2 <sub>OUT</sub> (Figures 2 and 3) | 2.0<br>4.5<br>6.0 | 230<br>46<br>39 | 290<br>58<br>49 | 345<br>69<br>59 | ns | | | tтьн,<br>tтнь | Maximum Output Transition Time<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | #### [VCO Section] | | | | | | Gu | arantee | ed Limit | | | | | | | | | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|--|----------------|---|----------------|---|---| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>Volts | 25°C<br>–55° | | ≤ 85 | °c_ | ≤ 12 | 5°C | Unit | | | | | | | | VIH | Minimum High-Level<br>Input Voltage<br>INH | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 3.0<br>4.5<br>6.0 | 2.1<br>3.1<br>4.2 | 5 | 2.1<br>3.1<br>4.2 | 5 | 2.1<br>3.1<br>4.2 | 5 | V | | | | | | | | VIL | Maximum Low-Level<br>Input Voltage<br>INH | $V_{Out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{Out} \le 20 \mu A$ | 3.0<br>4.5<br>6.0 | 0.9<br>1.3<br>1.8 | 5 | 0.9<br>1.3<br>1.8 | 5 | 0.9<br>1.3<br>1.8 | 5 | v<br> | | | | | | | | Vон | Minimum High-Level<br>Output Voltage<br>VCOOUT | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>II <sub>Out</sub> ≤ 20 μA | 3.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | | 1.9<br>4.4<br>5.9 | | 1.9<br>4.4<br>5.9 | 4 | ٧ | | | | | | | | | | $V_{in} = V_{iH}$ or $V_{IL}$<br>$ I_{Out} \le 4.0$ mA<br>$ I_{Out} \le 5.2$ mA | 4.5<br>6.0 | 3.9<br>5.4 | | 3.8<br>5.3 | | 3.<br>5. | | | | | | | | | | VOL | Maximum Low-Level Output Voltage VCOOUT | $V_{Out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$II_{Out}I \le 20 \mu\text{A}$ | 3.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | | 0.1 | | 0.1 | | 0.1 | | 0.<br>0.<br>0. | 1 | 0.<br>0.<br>0. | 1 | V | | | | $V_{in} = V_{iH}$ or $V_{iL}$ $ I_{out} \le 4.0 \text{ mA}$ $ I_{out} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.2<br>0.2 | | 0.0 | | 0.<br>0. | | | | | | | | | | lin | Maximum Input<br>Leakage Current<br>INH, VCO <sub>IN</sub> | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | 0. | 0.1 1.0 | | | | .0 | μA | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | | VVCO <sub>IN</sub> | Operating Voltage Range at VCO <sub>IN</sub> over the range specified for R1; For linearity see Fig. 15A, Parallel value of R1 and R2 should be $> 2.1$ k $\Omega$ | INH = V <sub>IL</sub> | 3.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 1.0<br>2.5<br>4.0 | 0.1<br>0.1<br>0.1 | 1.0<br>2.5<br>4.0 | 0.1<br>0.1<br>0.1 | 1.0<br>2.5<br>4.0 | V | | | | | | | | R1 | Resistor Range | | 3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | kΩ | | | | | | | | R2 | | | 3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | | | | | | | | | C1 | Capacitor Range | | 3.0<br>4.5<br>6.0 | 40<br>40<br>40 | No<br>Limit | | | | | pF | | | | | | | #### IVCO Section | Symbol | CTRICAL CHARACTERISTICS (C <sub>L</sub> = 50 pF, Input to Parameter | | | G | iuarant | eed Lim | it | | Unit | |--------|-----------------------------------------------------------------------|--------------------------|---------------|-------------|----------|-----------|----------|------|------| | | | V <sub>CC</sub><br>Volts | | C to<br>5°C | ≤ 8 | 5°C | ≤ 1 | 25°C | | | | | | Min | Max | Min | Max | Min | Max | | | Δf/T | Frequency Stability with<br>Temperature Changes<br>(Figure 13A, B, C) | 3.0<br>4.5<br>6.0 | | | | | | | %/K | | fo | VCO Center Frequency<br>(Duty Factor = 50%)<br>(Figure 14A, B, C, D) | 3.0<br>4.5<br>6.0 | 3<br>11<br>13 | | | | | | MHz | | ΔfVCO | VCO Frequency Linearity | 3.0<br>4.5<br>6.0 | | Se | e Figure | es 15A, I | з, С<br> | | % | | 9 VCO | Duty Factor at VCO <sub>OUT</sub> | 3.0<br>4.5<br>6.0 | | | Туріс | al 50% | | | % | # 61E D ■ 6367252 0092102 T52 ■M0T4 # MC54/74HC4046A #### [Demodulator Section] | Symbol | Barranista | | | L | 0 | iuerant | eed Lim | it | | ļ | |--------|------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------|----------------|-------------------|---------|---------|-----|------|------| | Зуший | Parameter | Test Conditions | 17-4- | | C to<br>5°C | ≤ 8 | 5°C | ≤ 1 | 25°C | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | RS | Resistor Range | At RS > 300 kΩ the<br>Leakage Current can<br>Influence VDEMOUT | 3.0<br>4.5<br>6.0 | 50<br>50<br>50 | 300<br>300<br>300 | | | | | kΩ | | VOFF | Offset Voltage<br>VCO <sub>IN</sub> to VDEM <sub>OUT</sub> | Vi = VVCO <sub>IN</sub> = 1/2 V <sub>CC</sub> ;<br>Values taken over RS<br>Range. | 3.0<br>4.5<br>6.0 | | | See Fi | gure 12 | | l | mV | | RD | Dynamic Output<br>Resistance at DEM <sub>OUT</sub> | VDEM <sub>OUT</sub> = 1/2 V <sub>CC</sub> | 3.0<br>4.5<br>6.0 | | | Typica | Ι 25 Ω | | | Ω | #### **SWITCHING WAVEFORMS** Figure 1. Figure 2. Figure 3. \*INCLUDES ALL PROBE AND JIG CAPACITANCE Figure 4. Test Circuit #### **DETAILED CIRCUIT DESCRIPTION** ### Voltage Controlled Oscillator/Demodulator Output The VCO requires two or three external components to operate. These are R1, R2, C1. Resistor R1 and Capacitor C1 are selected to determine the center frequency of the VCO (see typical performance curves Figure 14). R2 can be used to set the offset frequency with 0 volts at VCO input. For example, if R2 is decreased, the offset frequency is increased. If R2 is omitted the VCO range is from 0 Hz. The effect of R2 is shown in Figure 24, typical performance curves. By increasing the value of R2 the lock range of the PLL is increased and the gain (volts/Hz) is decreased. Thus, for a narrow lock range, large swings on the VCO input will cause less frequency variation. Internally, the resistors set a current in a current mirror, as shown in Figure 5. The mirrored current drives one side of the capacitor. Once the voltage across the capacitor charges up to $V_{\text{ref}}$ of the comparators, the oscillator logic flips the capacitor which causes the mirror to charge the opposite side of the capacitor. The output from the internal logic is then taken to VCO output (Pin 4). The input to the VCO is a very high impedance CMOS input and thus will not load down the loop filter, easing the filters design. In order to make signals at the VCO input accessible without degrading the loop performance, the VCO input voltage is buffered through a unity gain Op-amp to Demod Output. This Op-amp can drive loads of 50K ohms or more and provides no loading effects to the VCO input voltage (see Figure 12) An inhibit input is provided to allow disabling of the VCO and all Op-amps (see Figure 5). This is useful if the internal VCO is not being used. A logic high on inhibit disables the VCO and all Op-amps, minimizing standby power consumption. Figure 5. Logic Diagram for VCO The output of the VCO is a standard high speed CMOS output with an equivalent LS-TTL fan out of 10. The VCO output is approximately a square wave. This output can either directly feed the COMPIN of the phase comparators or feed external prescalers (counters) to enable frequency synthesis. #### **Phase Comparators** All three phase comparators have two inputs, SIGIN and COMPIN. The SIGIN and COMPIN have a special DC bias network that enables AC coupling of input signals. If the signals are not AC coupled, standard 54HC/74HC input levels are required. Both input structures are shown in Figure 6. The outputs of these comparators are essentially standard 54HC/74HC outputs (comparator 2 is TRI-STATEABLE). In normal operation V<sub>CC</sub> and ground voltage levels are fed to the loop filter. This differs from some phase detectors which supply a current to the loop filter and should be considered in the design. (The MC14046 also provides a voltage). Figure 6. Logic Diagram for Phase Comparators #### **Phase Comparator 1** This comparator is a simple XOR gate similar to the 54/74HC86. Its operation is similar to an overdriven balanced modulator. To maximize lock range the input frequencies must have a 50% duty cycle. Typical input and output waveforms are shown in Figure 7. The output of the phase detector feeds the loop filter which averages the output voltage. The frequency range upon which the PLL will lock onto if initially out of lock is defined as the capture range. The capture range for phase detector 1 is dependent on the loop filter design. The capture range can be as large as the lock range, which is equal to the VCO frequency range. To see how the detector operates, refer to Figure 7. When two square wave signals are applied to this comparator, an output waveform (whose duty cycle is dependent on the phase difference between the two signals) results. As the phase difference increases, the output duty cycle increases and the voltage after the loop filter increases. In order to achieve look when the PLL input frequency increases, the VCO input voltage must increase and the phase difference between COMPIN and SIGIN will increase. At an input frequency equal to fmin, the VCO input is at 0 V. This requires the phase detector output to be grounded; hence, the two input signals must be in phase. When the input frequency is fmax, the VCO input Figure 7. Typical Waveforms for PLL Using Phase Comparator 1 must be V<sub>CC</sub> and the phase detector inputs must be 180 degrees out of phase. The XOR is more susceptible to locking onto harmonics of the SIG<sub>IN</sub> than the digital phase detector 2. For instance, a signal 2 times the VCO frequency results in the same output duty cycle as a signal equal to the VCO frequency. The difference is that the output frequency of the 2f example is twice that of the other example. The loop filter and VCO range should be designed to prevent locking on to harmonics. FJE D #### **Phase Comparator 2** This detector is a digital memory network. It consists of four flip-flops and some gating logic, a three state output and a phase pulse output as shown in Figure 6. This comparator acts only on the positive edges of the input signals and is independent of duty cycle. Phase comparator 2 operates in such a way as to force the PLL into lock with 0 phase difference between the VCO output and the signal input positive waveform edges. Figure 8 shows some typical loop waveforms. First assume that SIGIN is leading the COMPIN. This means that the VCO's frequency must be increased to bring its leading edge into proper phase alignment. Thus the phase detector 2 output is set high. This will cause the loop filter to charge up the VCO input, increasing the VCO frequency. Once the leading edge of the COMPIN is detected, the output goes TRI-STATE holding the VCO input at the loop filter voltage. If the VCO still lags the SIGIN then the phase detector will again charge up the VCO input for the time between the leading edges of both waveforms. If the VCO leads the $SIG_{IN}$ then when the leading edge of the VCO is seen; the output of the phase comparator goes low. This discharges the loop filter until the leading edge of the $SIG_{IN}$ is detected at which time the output disables itself again. This has the effect of slowing down the VCO to again make the rising edges of both waveforms coincidental. When the PLL is out of lock, the VCO will be running either slower or faster than the SIGIN. If it is running slower the phase detector will see more SIGIN rising edges and so the output of the phase comparator will be high a majority of the time, raising the VCO's frequency. Conversely, if the VCO is running faster than the SIGIN, the output of the detector will be low most of the time and the VCO's output frequency will be decreased. As one can see, when the PLL is locked, the output of phase comparator 2 will be disabled except for minor corrections at the leading edge of the waveforms. When PC2 is TRI-STATED, the PCP output is high. This output can be used to determine when the PLL is in the locked condition. This detector has several interesting characteristics. Over the entire VCO frequency range there is no phase difference between the COMP<sub>IN</sub> and the SIG<sub>IN</sub>. The lock range of the PLL is the same as the capture range. Minimal power was consumed in the loop filter since in lock the detector output is a high impedance. When no SIG<sub>IN</sub> is present, the detector will see only VCO leading edges, so the comparator output will stay low, forcing the VCO to fmin. Phase comparator 2 is more susceptible to noise, causing the PLL to unlock. If a noise pulse is seen on the SIGIN, the comparator treats it as another positive edge of the SIGIN and will cause the output to go high until the VCO leading edge is seen, potentially for an entire SIGIN period. This would cause the VCO to speed up during that time. When using PC1, the output of that phase detector would be disturbed for only the short duration of the noise spike and would cause less upset. #### Phase Comparator 3 This is a positive edge-triggered sequential phase detector using an RS flip-flop as shown in Figure 6. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIGIN and COMPIN are not important. It has some similar characteristics to the edge sensitive comparator. To see how this detector works, assume input pulses are applied to the SIGIN and COMPIN's as shown in Figure 9. When the SIGIN leads the COMPIN, the flop is set. This will charge the loop filter and cause the VCO to speed up, bringing the comparator into phase with the SIGIN. The phase angle between SIGIN and COMPIN varies from 0° to 360° and is 180° at $f_{\rm O}$ . The voltage swing for PC3 is greater than for PC2 but consequently has more ripple in the signal to the VCO. When no SIGIN is present the VCO will be forced to $f_{\rm max}$ as opposed to $f_{\rm min}$ when PC2 is used. The operating characteristics of all three phase comparators should be compared to the requirements of the system design and the appropriate one should be used. Figure 8. Typical Waveforms for PLL Using Phase Comparator 2 Figure 9. Typical Waveform for PLL Using Phase Comparator 3 Figure 10. Input Resistance at SIGIN, COMPIN with $\Delta V_I = 1.0 \text{ V}$ at Self-Bias Point Figure 11. Input Current at SIG<sub>IN</sub>, COMP<sub>IN</sub> with $\Delta V_I = 500$ mV at Self-Bias Point Figure 12. Offset Voltage at Demodulator Output as a Function of VCO<sub>IN</sub> and R<sub>S</sub> Figure 13A. Frequency Stability versus Ambient Temperature: V<sub>CC</sub> = 3.0 V Figure 13B. Frequency Stability versus Ambient Temperature: V<sub>CC</sub> = 4.5 V Figure 13C. Frequency Stability versus Ambient Temperature: V<sub>CC</sub> = 6.0 V Figure 14A. VCO Frequency (fvCO) as a Function of the VCO Input Voltage (VVCOIN) Figure 14B. VCO Frequency (fVCO) as a Function of the VCO Input Voltage (VyCOIN) Figure 14C. VCO Frequency (fvco) as a Function of the VCO Input Voltage (VVCOIN) Figure 14D. VCO Frequency (fvCO) as a Function of the VCO Input Voltage (VVCOIN) Figure 15A. Frequency Linearity versus R1, C1 and VCC Figure 15B. Definition of VCO Frequency Linearity Figure 16. Power Dissipation versus R1 Figure 17. Power Dissipation versus R2 Figure 18. DC Power Dissipation of Demodulator versus RS Figure 19. VCO Center Frequency versus C1 Figure 20. Frequency Offset versus C1 Figure 21. Typical Frequency Lock Range (2fL) versus R<sub>1</sub>C<sub>1</sub> (Ŧ <u>\_</u> 6367252 #### MC54/74HC4046A Figure 22. R2 versus fmax Figure 23. R2 versus fmin Figure 24. R2 versus Frequency Lock Range (2fL) #### **APPLICATION INFORMATION** The following information is a guide for approximate values of R1, R2, and C1. Figures 19, 20, and 21 should be used as references as indicated below, also the values of R1, R2, and C1 should not violate the Maximum values indicated in the DC ELECTRICAL | Phase Co | mparator 1 | Phase Cor | mparator 2 | Phase Cor | nparator 3 | |-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>2</sub> = ∞ | R <sub>2</sub> ≠ ∞ | R <sub>2</sub> = ∞ | R <sub>2</sub> ≠ ∞ | R <sub>2</sub> = ∞ | R <sub>2</sub> ≠ ∞ | | Given f0 | Given f0 and fL | Given f <sub>max</sub> and f0 | Given f0 and fL | Given f <sub>max</sub> and f0 | Given f0 and fL | | Use f0 with Figure<br>19 to determine<br>R1 and C1.<br>(see Figure 23 for<br>characteristics of<br>the VCO operation) | Calculate fmin fmin = f0-fL Determine values of C1 and R2 from Figure 20. Determine R1-C1 from Figure 21. Calculate value of R1 from the value of C1 and the product of R1C1 from Figure 21. (see Figure 24 for characteristics of the VCO operation) | Determine the<br>value of R1 and<br>C1 using Figure 19<br>and use Figure 21<br>to obtain 2fL and<br>then use this to<br>calculate f <sub>min</sub> . | Calculate f <sub>min</sub> f <sub>min</sub> = 10-fL Determine values of C1 and R2 from Figure 20. Determine R1-C1 from Figure 21. Calculate value of R1 from the value of C1 and the product of R1C1 from Figure 21. (see Figure 24 for characteristics of the VCO operation) | Determine the<br>value of R1 and<br>C1 using Figure 19<br>and Figure 21 to<br>obtain 2fL and<br>then use this to<br>calculate fmin- | Calculate f <sub>min</sub> : f <sub>min</sub> = f0-fL Determine values of C1 and R2 from Figure 20. Determine R1-C1 from Figure 21. Calculate value of R1 from the value of R1 from the value of R1C1 from Figure 21. (see Figure 24 for characteristics of the VCO operation) |